EEWORLDEEWORLDEEWORLD

Part Number

Search

MCM63P531TQ8R

Description
32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM
Categorystorage    storage   
File Size167KB,16 Pages
ManufacturerMotorola ( NXP )
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

MCM63P531TQ8R Overview

32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM

MCM63P531TQ8R Parametric

Parameter NameAttribute value
MakerMotorola ( NXP )
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codeunknow
ECCN code3A991.B.2.B
Maximum access time8 ns
JESD-30 codeR-PQFP-G100
length20 mm
memory density1048576 bi
Memory IC TypeCACHE SRAM
memory width32
Number of functions1
Number of ports1
Number of terminals100
word count32768 words
character code32000
Operating modeSYNCHRONOUS
organize32KX32
Output characteristics3-STATE
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
width14 mm
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Order this document
by MCM63P531/D
Advance Information
MCM63P531
32K x 32 Bit Pipelined BurstRAM™
Synchronous Fast Static RAM
The MCM63P531 is a 1M bit synchronous fast static RAM designed to provide
a burstable, high performance, secondary cache for the 68K Family, PowerPC™,
and Pentium™ microprocessors. It is organized as 32K words of 32 bits each,
fabricated using high performance silicon gate CMOS technology. This device
integrates input registers, an output register, a 2–bit address counter, and high
speed SRAM onto a single monolithic circuit for reduced parts count in cache
data RAM applications. Synchronous design allows precise cycle control with the
use of an external clock (K). CMOS circuitry reduces the overall power consump-
tion of the integrated functions for greater reliability.
Addresses (SA), data inputs (DQx), and all control signals except output en-
able (G) and Linear Burst Order (
LBO
) are clock (K) controlled through positive–
edge–triggered noninverting registers.
Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst
addresses can be generated internally by the MCM63P531 (burst sequence op-
erates in linear or interleaved mode dependent upon state of LBO) and controlled
by the burst address advance (ADV) input pin.
Write cycles are internally self–timed and are initiated by the rising edge of the
clock (K) input. This feature eliminates complex off–chip write pulse generation
and provides increased timing flexibility for incoming signals.
Synchronous byte write (SBx), synchronous global write (SGW), and synchro-
nous write enable SW are provided to allow writes to either individual bytes or to
all bytes. The four bytes are designated as “a”, “b”, “c”, and “d”. SBa controls
DQa, SBb controls DQb, etc. Individual bytes are written if the selected byte
writes SBx are asserted with SW. All bytes are written if either SGW is asserted
or if all SBx and SW are asserted.
For read cycles, pipelined SRAMs output data is temporarily stored by an
edge–triggered output register and then released to the output buffers at the next
rising edge of clock (K).
The MCM63P531 operates from a 3.3 V power supply, all inputs and outputs
are LVTTL compatible.
MCM63P531–4.5 = 4.5 ns access / 10 ns cycle
MCM63P531–7 = 7 ns access / 13.3 ns cycle
MCM63P531–8 = 8 ns access / 15 ns cycle
MCM63P531–9 = 9 ns access / 16.6 ns cycle
Single 3.3 V + 10%, – 5% Power Supply
ADSP, ADSC, and ADV Burst Control Pins
Selectable Burst Sequencing Order (Linear/Interleaved)
Internally Self–Timed Write Cycle
Byte Write and Global Write Control
Sleep Mode (ZZ)
Intel PBSRAM 2.0 Compliant
Single–Cycle Deselect Timing
100 Pin TQFP Package
BurstRAM is a trademark of Motorola, Inc.
PowerPC is a trademark of IBM Corp.
Pentium is a trademark of Intel Corp.
This document contains information on a new product. Motorola reserves the right to change or discontinue this product without notice.
TQ PACKAGE
TQFP
CASE 983A–01
6/21/96
©
Motorola, Inc. 1996
MOTOROLA FAST SRAM
MCM63P531
1

MCM63P531TQ8R Related Products

MCM63P531TQ8R MCM63P531TQ9R MCM63P531TQ9 MCM63P531TQ8 MCM63P531TQ7R MCM63P531TQ7 MCM63P531TQ4.5R MCM63P531TQ4.5 MCM63P531
Description 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM 32K x 32 Bit Pipelined BurstRAM Synchronous Fast Static RAM
Maker Motorola ( NXP ) Motorola ( NXP ) Motorola ( NXP ) Motorola ( NXP ) Motorola ( NXP ) Motorola ( NXP ) Motorola ( NXP ) Motorola ( NXP ) -
package instruction LQFP, LQFP, TQFP-100 TQFP-100 LQFP, TQFP-100 LQFP, LQFP, QFP100,.63X.87 -
Reach Compliance Code unknow unknow unknow unknow unknow unknow unknow unknow -
ECCN code 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B -
Maximum access time 8 ns 9 ns 9 ns 8 ns 7 ns 7 ns 4.5 ns 4.5 ns -
JESD-30 code R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 -
length 20 mm 20 mm 20 mm 20 mm 20 mm 20 mm 20 mm 20 mm -
memory density 1048576 bi 1048576 bi 1048576 bi 1048576 bi 1048576 bi 1048576 bi 1048576 bi 1048576 bi -
Memory IC Type CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM -
memory width 32 32 32 32 32 32 32 32 -
Number of functions 1 1 1 1 1 1 1 1 -
Number of ports 1 1 1 1 1 1 1 1 -
Number of terminals 100 100 100 100 100 100 100 100 -
word count 32768 words 32768 words 32768 words 32768 words 32768 words 32768 words 32768 words 32768 words -
character code 32000 32000 32000 32000 32000 32000 32000 32000 -
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS -
organize 32KX32 32KX32 32KX32 32KX32 32KX32 32KX32 32KX32 32KX32 -
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE -
Exportable YES YES YES YES YES YES YES YES -
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY -
encapsulated code LQFP LQFP LQFP LQFP LQFP LQFP LQFP LQFP -
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR -
Package form FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE -
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL -
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified -
Maximum seat height 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm -
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V -
Minimum supply voltage (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V -
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V -
surface mount YES YES YES YES YES YES YES YES -
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS -
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING -
Terminal pitch 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm -
Terminal location QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD -
width 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm -
[M4 development board Hanker trial mania] ddllxxrr 8: animation plus touch
This time is a perfection of the last part. I added a touch screen on the basis of the last time. It is a callback function.long touchover(unsigned long ulMessage,long lX, long lY){unsigned int count=...
ddllxxrr Microcontroller MCU
TI TMS320C6000 Programmer's Guide
TI TMS320C6000 Programmer's Guide...
灞波儿奔 DSP and ARM Processors
Summary of DSP CMD file writing method
[size=4]The address range of DSP memory, CMD is mainly compiled based on that. CMD is used to allocate rom and ram space, telling the linker how to calculate addresses and allocate space. Therefore, d...
fish001 Microcontroller MCU
SIRI? GOOGLE NOW? Without hardware support, it's still just talk - reprint
I originally wanted to learn more about Siri, and I found this post. The post is really well written by the author, so I share it with you~The current voice input system still needs to be improved and...
关于你翠 Talking about work
Relay control circuit.pdf
Relay control circuit.pdf...
zxopenljx FPGA/CPLD
MT8888 can correctly send DTMF signals to TEA1062, and TEA1062 also successfully drives DTMF to the telephone line, but the dialing is unsuccessful and there is no prompt tone.
I built a board according to the classic telephone circuit, the schematic diagram is shown below. MT8888 is a DTMF transceiver, and TEA1062 is a telephone voice chip with a dialing interface. The TONE...
sunyitui Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 98  2  1678  1569  2874  2  1  34  32  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号