EEWORLDEEWORLDEEWORLD

Part Number

Search

LLP1608421BL1-DB

Description
Micro Peripheral IC,
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,2 Pages
ManufacturerBroadcom
Download Datasheet Parametric Compare View All

LLP1608421BL1-DB Overview

Micro Peripheral IC,

LLP1608421BL1-DB Parametric

Parameter NameAttribute value
MakerBroadcom
package instruction,
Reach Compliance Codecompliant
Base Number Matches1
Product Brief
LLP
Link Layer Processor
F e at u r e s
n
Overview
channels (transmit and receive, 56 kbits/s to
2.048 Mbits/s data rate per HDLC channel).
— Up to 128 PPP channels on any of up to 84
links, 84 ML PPP bundles, bundle sizes from
1-128 PPP channels.
— ML/MC/PPP support for up to 16 classes.
— Simultaneous processing for various packet
types: generic, PPP, ML/PPP, and ML/MC/PPP.
—Packet size up to 9600 bytes.
n
Line interfaces:
— Up to 155 Mbits/s bidirectional
bandwidth through channelized
OC-3/STM-1:
• Up to three NSMI ports (51.84 Mbits/s
each) supporting up to 84 DS1/J1 links
or 63 E1 links.
— Supports up to 16 LIU ports with
internal framer.
— Four synchronous CHI ports for direct
TDM interface to time-slot interchanger
(TSI) devices.
The Link Layer Processor (LLP) offers a
highly integrated solution for multiservice
applications such as wireline access network
and 2.5G/3G wireless access applications. The
full bidirectional data bandwidth of the LLP can
be used entirely by a single protocol path or
can be simultaneously partitioned among the
three protocol paths, allowing migration from
circuit switching (TDM) to cell switching (ATM)
to packet switching (IP) on a common platform.
The LLP device supports multichannel ATM
transmission convergence (TC), inverse
multiplexing for ATM (IMA), ATM adaptation
layer type 1 segmentation and reassembly
(AAL1 SAR), multichannel high-level data
link control (HDLC), and multilink/multiclass
point-to-point protocol (ML/MC/PPP) data-link
layer functions. These protocols are processed
between DS1/E1/J1 links and industry standard
system interfaces (SPI-3, POS-PHY™ Level 2 or
UTOPIA-2).
All device features described in this product
brief are fully accessible through an LSI
supplied software package.
Subrate HDLC processing:
— Insertion and extraction for up to 64 subrate
(8 kbits/s to 64 kbits/s rate) HDLC channels.
Frame relay support:
— The LLP provides up to 672 HDLC terminations.
Transcoder rate adapter unit (TRAU) frame
support:
— Up to 940 TRAU channels with inband
messaging.
— Supports mappings of full-rate (FR), half-rate
(HR), and adaptive multirate (AMR HR) speech
into TRAU frames.
n
8-bit SPI-3 (system packet interface Level 3),
8-bit/16-bit UTOPIA Level 2, or 8-bit/16-bit
POS-PHY Level 2, multi-PHY slave system
interface.
Embedded shared RAM for storage of
payload and control structures with
optional 16-bit DDR SDRAM interface for
external memory expansion.
Fractional DS1/J1/E1 logical channel
mapping to each of the three protocol
processing paths.
Line side NxDS0 cross connect via AAL0/1
ATM protocol processing for TC/IMA:
— Support for any combination of up to 84
IMA groups or UNI links with fractional
support.
— From 1 to 32 links per IMA group.
AAL1 SAR processing:
— Up to 672 virtual circuits (VCs).
— Supports both structured data transfer
(SDT mode) and unstructured data
transfer (UDT) modes.
— Clock recovery for adaptive clocking
scheme.
— Channel associated signaling (SDT
mode).
— Partial fill of ATM cells (SDT mode).
ML/MC/PPP HDLC processing:
— HDLC framing and deframing for up to
672 HDLC
n
n
n
n
n
n
n
516-pin PBGA package (31 mm x 31 mm).
n
n

LLP1608421BL1-DB Related Products

LLP1608421BL1-DB L-LLP1608421BL1-DB
Description Micro Peripheral IC, Micro Peripheral IC,
Maker Broadcom Broadcom
Reach Compliance Code compliant compliant
Base Number Matches 1 1
How to Build an Embedded Linux System Platform
[i=s] This post was last edited by Taibai Jinxing on 2017-9-8 13:38 [/i] [align=left][align=center][/align][/align][align=left] [align=left][b][color=white][font=宋体][size=10.5pt]Introduction [/size][/...
太白金星 Embedded System
【】How to check the execution time of a statement in IAR?
I would like to ask you, as the title says, how can I view the execution time of a statement or the delay time of a delay function when debugging a program in IAR? Thank you very much~...
lixianghua0428 Microcontroller MCU
KW41 Automatic Transport Cart Test
[i=s]This post was last edited by strong161 on 2017-6-6 10:19[/i] I haven't updated since I turned on the lights. The main reason is that I don't have the skills and I don't understand BLE. So I'll ju...
strong161 NXP MCU
【KW41Z】NXP_KW41Z (based on Kinetis 3.2.0) development environment construction and hello world example experience
[i=s]This post was last edited by Media Students on 2017-5-18 23:00[/i] [align=center][b][size=16.0pt]NXP_KW41Z[/size][/b][b][size=16.0pt]Development environment construction and hello world example e...
传媒学子 NXP MCU
Problems with running programs under ppc
I made a software to rate the voice quality. The algorithm was written in C. It can run on the ppc but no result is given (probably because the program is not finished). However, as long as the ppc is...
xag1980 Embedded System
[RVB2601 Creative Application Development] 9~11 Game End Restart and Optimize Code, etc.
9. Game over and restart If you want to restart the game after it ends, you need to use a variable to represent the game state: int status=0;//初始状态为 0游戏中 1胜利 2At the same time, extract the lvgl part o...
cybertovsky XuanTie RISC-V Activity Zone

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2867  618  1088  2022  2181  58  13  22  41  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号