EEWORLDEEWORLDEEWORLD

Part Number

Search

CY28326OCT

Description
Processor Specific Clock Generator, 333.3MHz, CMOS, PDSO48, SSOP-48
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size221KB,22 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

CY28326OCT Overview

Processor Specific Clock Generator, 333.3MHz, CMOS, PDSO48, SSOP-48

CY28326OCT Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeSSOP
package instructionSSOP,
Contacts48
Reach Compliance Codeunknown
ECCN codeEAR99
JESD-30 codeR-PDSO-G48
length15.875 mm
Humidity sensitivity level1
Number of terminals48
Maximum operating temperature70 °C
Minimum operating temperature
Maximum output clock frequency333.3 MHz
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Master clock/crystal nominal frequency14.31818 MHz
Certification statusNot Qualified
Maximum seat height2.794 mm
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.5 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches1
CY28326
FTG for VIA PT880 Serial Chipset
Features
• Supports P4 CPUs
• 3.3V power supply
• Ten copies of PCI clocks
• One 48 MHz USB clock
• Two copies of 25 MHz for SRC/LAN clocks
• One 48 MHz/24 MHz programmable SIO clock
• Three differential CPU clock pairs
• SMBus support with Byte Write/Block Read/Write
capabilities
• Spread Spectrum EMI reduction
• Dial-A-Frequency
®
features
• Auto Ratio features
• 48-pin SSOP package
Block Diagram
Pin Configuration
[1]
XIN
XOUT
REF[0:2]
PLL1
CPU_STP#
IREF
Power
on
Latch
/2
CPUT[0:2]
CPUC[0:2]
25MHz[0:1]
AGP[0:2]
FS[A:D]
VTTPWRGD#
PCI_STP#
**FSA/REF0
**FSB/REF1
VDDREF
XIN
XOUT
VSSREF
*FSC/PCIF0
*FSD/PCIF1
*Mode/PCIF2
VDDPCI
VSSPCI
PCI0
PCI1
PCI2
PCI3
PCI4
VDDPCI
VSSPCI
*(PCI_STP#)/Ratio0/PCI5
*(CPU_STP#)/Ratio1/PCI6
48MHz
**24_48_SEL/24_48MHz
VSS48
VDD48
1
2
3
4
5
6
7
8
48
47
46
45
44
43
42
41
VDDA
VSSA
IREF
CPUT2
CPUC2
VSSCPU
CPUT1
CPUC1
VDDCPU
CPUT0
CPUC0
VSSSRC
25MHz1
25MHz0
VDDSRC
*VTT_PWRGD/*PD#
SD
ATA
SCLK
SRESET#
AGP2
VSSAGP
VDDAGP
AGP1/*RatioSel
AGP0
CY2 8 3 2 6
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
PCI[0:6]
PCI_F[0:2]
PLL2
MODE
48MHz
24_48MHz
PD#
SDATA
SCLK
WD
Logic
I2C
Logic
SRESET
48 Pin SSOP
Note:
1. Pins marked with [*] have internal 150k
pull-up resistors. Pins marked with [**] have internal 150k
pull-down resistors.
Rev 1.0, November 20, 2006
2200 Laurelwood Road, Santa Clara, CA 95054
Tel:(408) 855-0555
Fax:(408) 855-0550
Page 1 of 22
www.SpectraLinear.com

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 751  1337  592  48  406  16  27  12  1  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号