EEWORLDEEWORLDEEWORLD

Part Number

Search

HYB39S16800CT-8

Description
16 MBit Synchronous DRAM
Categorystorage    storage   
File Size105KB,19 Pages
ManufacturerSIEMENS
Websitehttp://www.infineon.com/
Download Datasheet Parametric Compare View All

HYB39S16800CT-8 Overview

16 MBit Synchronous DRAM

HYB39S16800CT-8 Parametric

Parameter NameAttribute value
MakerSIEMENS
Parts packaging codeTSOP
package instruction,
Contacts50
Reach Compliance Codeunknow
ECCN codeEAR99
access modeDUAL BANK PAGE BURST
Maximum access time6 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PDSO-G50
memory density16777216 bi
Memory IC TypeSYNCHRONOUS DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals50
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX8
Package body materialPLASTIC/EPOXY
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Certification statusNot Qualified
self refreshYES
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal locationDUAL
16 MBit Synchronous DRAM
HYB 39S16400/800/160CT-8/-10
• High Performance:
-8
-10
100
10
7
12
8
Units
MHz
ns
ns
ns
ns
f
CK(MAX.)
t
CK3
t
AC3
t
CK2
t
AC2
125
8
6
10
6
• Multiple Burst Read with Single Write
Operation
• Automatic and Controlled Precharge
Command
• Data Mask for Read/Write control
• Dual Data Mask for byte control (× 16)
• Auto Refresh (CBR) and Self Refresh
• Suspend Mode and Power Down Mode
• 4096 refresh cycles/64 ms
• Random Column Address every CLK
(1-N Rule)
• Single 3.3 V
±
0.3 V Power Supply
• LVTTL Interface
• Plastic Packages:
P-TSOPI-44 400mil width (× 4,
×
8)
P-TSOPII-50 400mil width (× 16 )
• -8 version for PC100 applications
Fully Synchronous to Positive Clock Edge
0 to 70
°C
operating temperature
Dual Banks controlled by A11 ( Bank Select)
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence:
Sequential or Interleave
• Programmable Burst Length: 1, 2, 4, 8
• Full page (optional) for sequencial wrap
around
The HYB39S16400/800/160CT are dual bank Synchronous DRAM’s based on SIEMENS 0.25
µm
process and organized as 2 banks
×
2 MBit
×
4, 2 banks
×
1 MBit
×
8 and 2 banks
×
512 kbit
×
16 respectively. These synchronous devices achieve high speed data transfer rates up to 125
MHz by employing a chip architecture that prefetches multiple bits and then synchronizes the output
data to a system clock. The chip is fabricated with SIEMENS’ advanced 16 MBit DRAM process
technology.
The device is designed to comply with all JEDEC standards set for synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the two memory banks in an interleaved fashion allows random access operation to
occur at higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up
to 125 MHz is possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operate with a single
3.3V
±
0.3V power supply and are available in TSOPII packages.
These Synchronous DRAM devices are available with LV-TTL interfaces.
Semiconductor Group
1
1998-10-01

HYB39S16800CT-8 Related Products

HYB39S16800CT-8 HYB39S16160CT-10 HYB39S16160CT-8 HYB39S16400-1 HYB39S16400CT-8 HYB39S16400CT-10 HYB39S16800CT-10
Description 16 MBit Synchronous DRAM 16 MBit Synchronous DRAM 16 MBit Synchronous DRAM 16 MBit Synchronous DRAM 16 MBit Synchronous DRAM 16 MBit Synchronous DRAM 16 MBit Synchronous DRAM
Maker SIEMENS SIEMENS SIEMENS - SIEMENS SIEMENS SIEMENS
Parts packaging code TSOP TSOP TSOP - TSOP TSOP TSOP
Contacts 50 50 50 - 50 50 50
Reach Compliance Code unknow unknow unknow - unknow unknow unknow
ECCN code EAR99 EAR99 EAR99 - EAR99 EAR99 EAR99
access mode DUAL BANK PAGE BURST DUAL BANK PAGE BURST DUAL BANK PAGE BURST - DUAL BANK PAGE BURST DUAL BANK PAGE BURST DUAL BANK PAGE BURST
Maximum access time 6 ns 7 ns 6 ns - 6 ns 7 ns 7 ns
Other features AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH - AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
JESD-30 code R-PDSO-G50 R-PDSO-G50 R-PDSO-G50 - R-PDSO-G50 R-PDSO-G50 R-PDSO-G50
memory density 16777216 bi 16777216 bi 16777216 bi - 16777216 bi 16777216 bi 16777216 bi
Memory IC Type SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM - SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM
memory width 8 16 16 - 4 4 8
Number of functions 1 1 1 - 1 1 1
Number of ports 1 1 1 - 1 1 1
Number of terminals 50 50 50 - 50 50 50
word count 2097152 words 1048576 words 1048576 words - 4194304 words 4194304 words 2097152 words
character code 2000000 1000000 1000000 - 4000000 4000000 2000000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS - SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C - 70 °C 70 °C 70 °C
organize 2MX8 1MX16 1MX16 - 4MX4 4MX4 2MX8
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
Package shape RECTANGULAR RECTANGULAR RECTANGULAR - RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE - SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
Certification status Not Qualified Not Qualified Not Qualified - Not Qualified Not Qualified Not Qualified
self refresh YES YES YES - YES YES YES
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V - 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V - 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V - 3.3 V 3.3 V 3.3 V
surface mount YES YES YES - YES YES YES
technology CMOS CMOS CMOS - CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL - COMMERCIAL COMMERCIAL COMMERCIAL
Terminal form GULL WING GULL WING GULL WING - GULL WING GULL WING GULL WING
Terminal location DUAL DUAL DUAL - DUAL DUAL DUAL
LeCroy DDR Test Solution
LeCroy's DDR test solution is worth learning! !...
hgy10086 Integrated technical exchanges
The magnetic field on the surface of a cylindrical magnet is 4000Gs. Ten of the same type of magnets stacked in the same direction have a magnetic field of only 5400GS.
The magnetic field on the surface of a cylindrical magnet is 4000Gs. If 10 of the same type of magnets are stacked in the same direction, the magnetic field is only 5400GS. Why is it not 4000GS * 10 =...
一沙一世 stm32/stm8
ADC10 displayed on 5110
[size=4][color=#ff0000]The following is the main function of my program. I use g2553 to debug AD and display it on 5110; [/color][/size] [size=4][color=#ff0000]There are many changes in the registers ...
麻滴滴 Microcontroller MCU
A brief discussion on improving the efficiency of new color TV switch power supply
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:00[/i]...
lorant Mobile and portable
How to operate AT88SC0104CIIC communication?
Has anyone used AT88SC0104CIIC? Is its communication the same as that of a normal EEPROM?...
friday505 Embedded System
2013 Electronics Championship Shaanxi Division Winners List (Official)
[i=s]This post was last edited by paulhyde on 2014-9-15 03:06[/i] [size=5][color=#ff00ff]2013 Electronic Design Competition Shaanxi Division Winners List (Official)[/color][/size] [color=#ff00ff][font...
lmx Electronics Design Contest

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2714  1080  1081  1223  2155  55  22  25  44  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号