EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES16T4G2ZBBXGI

Description
PCI Bus Controller, PBGA288, 23 X 23 MM, 1 MM PITCH, GREEN, SBGA-288
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size281KB,32 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

89HPES16T4G2ZBBXGI Online Shopping

Suppliers Part Number Price MOQ In stock  
89HPES16T4G2ZBBXGI - - View Buy Now

89HPES16T4G2ZBBXGI Overview

PCI Bus Controller, PBGA288, 23 X 23 MM, 1 MM PITCH, GREEN, SBGA-288

89HPES16T4G2ZBBXGI Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instruction23 X 23 MM, 1 MM PITCH, GREEN, SBGA-288
Contacts288
Reach Compliance Codecompliant
ECCN codeEAR99
Address bus width
Bus compatibilityPCI
maximum clock frequency125 MHz
Drive interface standardsIEEE 1149.1
External data bus width
JESD-30 codeS-PBGA-B288
JESD-609 codee1
length23 mm
Humidity sensitivity level3
Number of terminals288
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA288,22X22,40
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)260
power supply1,2.5,3.3 V
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width23 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
Base Number Matches1
16-Lane 4-Port
Gen2 PCI Express® Switch
®
89HPES16T4AG2
Data Sheet
Device Overview
The 89HPES16T4AG2 is a member of IDT’s PRECISE™ family of
PCI Express® switching solutions. The PES16T4AG2 is a 16-lane, 4-
port Gen2 peripheral chip that performs PCI Express Base switching
with a feature set optimized for high performance applications such as
servers, storage, and communications/networking. It provides connec-
tivity and switching functions between a PCI Express upstream port and
up to three downstream ports and supports switching between down-
stream ports.
Features
High Performance PCI Express Switch
– Sixteen 5 Gbps Gen2 PCI Express lanes
– Four switch ports
• One x8 or x4 upstream port
• Up to three x4 downstream ports
– Low latency cut-through switch architecture
– Support for Max Payload Size up to 2048 bytes
– One virtual channel
– Eight traffic classes
– PCI Express Base Specification Revision 2.0 compliant
Flexible Architecture with Numerous Configuration Options
– Automatic per port link width negotiation to x8, x4, x2 or x1
– Automatic lane reversal on all ports
– Automatic polarity inversion
– Ability to load device configuration from serial EEPROM
Legacy Support
– PCI compatible INTx emulation
– Bus locking
Highly Integrated Solution
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates sixteen 5 Gbps embedded SerDes with 8b/10b
encoder/decoder (no separate transceivers needed)
• Receive equalization (RxEQ)
Reliability, Availability, and Serviceability (RAS) Features
– Internal end-to-end parity protection on all TLPs ensures data
integrity even in systems that do not implement end-to-end
CRC (ECRC)
– Supports ECRC and Advanced Error Reporting
– All internal data and control RAMs are SECDED ECC
protected
– Supports PCI Express Native Hot-Plug, Hot-Swap capable I/O
– Compatible with Hot-Plug I/O expanders used on PC mother-
boards
– Supports Hot-Swap
Block Diagram
4-Port Switch Core / 16 PCI Express Lanes
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
SerDes
SerDes
SerDes
SerDes
(Port 0)
(Port 1)
(Port 2)
(Port 3)
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 32
2015 Integrated Device Technology, Inc.
June 2, 2015
DSC 6928

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1205  2208  639  1533  2432  25  45  13  31  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号