EEWORLDEEWORLDEEWORLD

Part Number

Search

PI6C2501

Description
Phase-Locked Loop Clock Driver
File Size194KB,4 Pages
ManufacturerPericom Semiconductor Corporation (Diodes Incorporated)
Websitehttps://www.diodes.com/
Download Datasheet Compare View All

PI6C2501 Overview

Phase-Locked Loop Clock Driver

V
21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
PI6C2501
Phase-Locked Loop Clock Driver
Product Features
High-Performance, Phase-Locked-Loop Clock Distribution
Allows Clock Input to have Spread Spectrum modulation
for EMI reduction
Zero Input-to-Output delay
Low jitter: Cycle-to-Cycle jitter ±100ps max.
On-chip series damping resistor at clock output drivers
for low noise and EMI reduction
Operates at 3.3V V
CC
Wide range of Clock Frequencies up to 80 MHz
Package: Plastic 8-pin SOIC (W)
Product Description
The PI6C2501 features a low-skew, low-jitter, phase-locked loop
(PLL) clock driver. By connecting the CLK_OUT output to the
feedback FB_IN input, the propagation delay from the CLK_IN
input to CLK_OUT output will be nearly zero.
Application
If a system designer needs more than 16 outputs with the features
just described, using two or more zero-delay buffers, such as the
PI6C2509Q, or PI6C2510Q, is likely to be impractical. The
device-to-device skew introduced can significantly reduce the
performance. Pericom recommends using a zero-delay buffer and
an eighteen output non-zero-delay buffer. As shown in Figure 1,
this combination produces a zero-delay buffer with all the signal
characteristics of the original zero-delay buffer, but with as many
outputs as the non-zero-delay buffer part. For example, when
combined with an eighteen output non-zero delay buffer, a system
designer can create a seventeen-output zero-delay buffer.
Logic Block Diagram
Product Pin Configuration
AGND
GND
CLK_OUT
VCC
1
2
3
4
8
CLK_IN
AVCC
GND
FB_IN
CLK_IN
PLL
FB_IN
AV
CC
CLK_OUT
8-Pin
W
7
6
5
Feedback
C
Reference
Clock
Signal
Zero Delay
Buffer
PI6C2501
CLK_OUT
18 Outputs
Non-PLL
Buffer
17
Figure 1. This Combination Provides Zero-Delay Between
the Reference Clock Signal and 17 Outputs
1
PS8381A
07/17/00

PI6C2501 Related Products

PI6C2501 PI6C2501W
Description Phase-Locked Loop Clock Driver Phase-Locked Loop Clock Driver

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2116  781  429  2538  1883  43  16  9  52  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号