EEWORLDEEWORLDEEWORLD

Part Number

Search

70V15L15PFG

Description
Dual-Port SRAM, 8KX9, 15ns, CMOS, PQFP80, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-80
Categorystorage   
File Size163KB,18 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric View All

70V15L15PFG Overview

Dual-Port SRAM, 8KX9, 15ns, CMOS, PQFP80, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-80

70V15L15PFG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instruction14 X 14 MM, 1.40 MM HEIGHT, TQFP-80
Contacts80
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time15 ns
JESD-30 codeS-PQFP-G80
JESD-609 codee3
length14 mm
memory density73728 bit
Memory IC TypeDUAL-PORT SRAM
memory width9
Humidity sensitivity level3
Number of functions1
Number of terminals80
word count8192 words
character code8000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize8KX9
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width14 mm
Base Number Matches1
HIGH-SPEED 3.3V
16/8K X 9 DUAL-PORT
STATIC RAM
Features
IDT70V16/5S/L
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial:15/20/25ns (max.)
– Industrial: 20ns (max.)
Low-power operation
– IDT70V16/5S
Active: 430mW (typ.)
Standby: 3.3mW (typ.)
– IDT70V16/5L
Active: 415mW (typ.)
Standby: 660µW (typ.)
IDT70V16/5 easily expands data bus width to 18 bits or
more using the Master/Slave select when cascading more
than one device
M/S = V
IH
for
BUSY
output flag on Master
M/S = V
IL
for
BUSY
input on Slave
Busy and Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
LVTTL-compatible, single 3.3V (+0.3V) power supply
Available in 68-pin PLCC and an 80-pin TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Functional Block Diagram
OE
L
CE
L
R/W
L
OE
R
CE
R
R/W
R
I/O
0L
- I/O
8L
I/O
Control
BUSY
L
A
13L
(1)
A
0L
(2,3)
I/O
0R
-I/O
8R
I/O
Control
BUSY
R
Address
Decoder
14
(2,3)
MEMORY
ARRAY
14
Address
Decoder
A
13R
(1)
A
0R
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
L
(3)
INT
L
NOTES:
1. A
13
is a NC for IDT70V15.
2. In MASTER mode:
BUSY
is an output and is a push-pull driver
In SLAVE mode:
BUSY
is input.
3.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull drivers.
M/S
SEM
R
(3)
INT
R
5669 drw 01
OCTOBER 2004
1
©2004 Integrated Device Technology, Inc.
DSC 5669/2

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 536  1481  1452  238  2387  11  30  5  49  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号