EEWORLDEEWORLDEEWORLD

Part Number

Search

HY5PS12421F-3

Description
512Mb DDR2 SDRAM
File Size614KB,35 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Download Datasheet View All

HY5PS12421F-3 Overview

512Mb DDR2 SDRAM

HY5PS12421F-3 Preview

HY5PS12421(L)F
HY5PS12821(L)F
HY5PS121621(L)F
512Mb DDR2 SDRAM
HY5PS12421(L)F
HY5PS12821(L)F
HY5PS121621(L)F
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 1.0/ Feb. 2005
1
1HY5PS12421(L)F
HY5PS12821(L)F
HY5PS121621(L)F
Revision History
Rev.
0.0
0.1
0.2
Preliminary
Changed Some Description & IDD Spec
Editorial clean up, Fixed CL3~6 & AL0~5, Defined IDD Specifications,
Added Package outline, added Self-Refresh High temperature Entry, changed tRAS
spec. for DDR2 400
Transfered Functional description, command truth table pages and Some contents of
Operating conditions to <Device Operation>
Modified IDD specifications.
Changed IDD Spec.(IDD2P & IDD6)
History
Draft Date
Apr.2003
Jun. 2003
Dec. 2003
Jul. 2004
Nov. 2004
Feb. 2005
1.0
Rev. 1.0 / Feb. 2005
2
1HY5PS12421(L)F
HY5PS12821(L)F
HY5PS121621(L)F
Contents
1. Description
1.1 Device Features and Ordering Information
1.1.1 Key Feaures
1.1.2 Ordering Information
1.1.3 Ordering Frequency
1.2 Pin configuration
1.3 Pin Description
2. Maximum DC ratings
2.1 Absolute Maximum DC Ratings
2.2 Operating Temperature Condition
3. AC & DC Operating Conditions
3.1 DC Operating Conditions
5.1.1 Recommended DC Operating Conditions(SSTL_1.8)
5.1.2 ODT DC Electrical Characteristics
3.2 DC & AC Logic Input Levels
3.2.1 Input DC Logic Level
3.2.2 Input AC Logic Level
3.2.3 AC Input Test Conditions
3.2.4 Differential Input AC Logic Level
3.2.5 Differential AC output parameters
3.3 Output Buffer Levels
3.3.1 Output AC Test Conditions
3.3.2 Output DC Current Drive
3.3.3 OCD default chracteristics
3.4 IDD Specifications & Measurement Conditions
3.5 Input/Output Capacitance
4. AC Timing Specifications
5. Package Dimensions
Rev. 1.0 / Feb. 2005
3
1HY5PS12421(L)F
HY5PS12821(L)F
HY5PS121621(L)F
1. Description
1.1 Device Features & Ordering Information
1.1.1 Key Features
VDD=1.8V
VDDQ=1.8V +/- 0.1V
All inputs and outputs are compatible with SSTL_18 interface
Fully differential clock inputs (CK, /CK) operation
Double data rate interface
Source synchronous-data transaction aligned to bidirectional data strobe (DQS, DQS)
Differential Data Strobe (DQS, DQS)
Data outputs on DQS, DQS edges when read (edged DQ)
Data inputs on DQS centers when write(centered DQ)
On chip DLL align DQ, DQS and DQS transition with CK transition
DM mask write data-in at the both rising and falling edges of the data strobe
All addresses and control inputs except data, data strobes and data masks latched on the rising
edges of the clock
Programmable CAS latency 3, 4, 5 and 6 supported
Programmable additive latency 0, 1, 2, 3, 4 and 5 supported
Programmable burst length 4/8 with both nibble sequential and interleave mode
Internal four bank operations with single pulsed RAS
Auto refresh and self refresh supported
tRAS lockout supported
8K refresh cycles /64ms
JEDEC standard 60ball FBGA(x4/x8) & 84ball FBGA(x16)
Full strength driver option controlled by EMRS
On Die Termination supported
Off Chip Driver Impedance Adjustment supported
Read Data Strobe suupported (x8 only)
Self-Refresh High Temperature Entry
Ordering Information
Part No.
HY5PS12421(L)F-X*
HY5PS12821(L)F-X*
HY5PS121621(L)F-X*
Configuration Package
128Mx4
64Mx8
32Mx16
84Ball
60Ball
Operating Frequency
Grade
-E3
-C4
-Y5
tCK(ns)
5
3.75
3
CL
3
4
5
tRCD
3
4
5
tRP
3
4
5
Unit
Clk
Clk
Clk
Note:
-X* is the speed bin, refer to the Operation
Frequency table for complete Part No.
Rev. 1.0 / Feb. 2005
4
1HY5PS12421(L)F
HY5PS12821(L)F
HY5PS121621(L)F
1.2 Pin Configuration & Address Table
128Mx4 DDR2 Pin Configuration
1
VDD
NC
VDDQ
NC
VDDL
2
NC
VSSQ
DQ1
VSSQ
VREF
CKE
3
VSS
DM
VDDQ
DQ3
VSS
WE
BA1
A1
A5
A9
NC
A
B
C
D
E
F
G
H
J
K
L
7
VSSQ
DQS
VDDQ
DQ2
VSSDL
RAS
CAS
A2
A6
A11
NC
8
DQS
VSSQ
DQ0
VSSQ
CK
CK
CS
A0
A4
A8
A13
9
VDDQ
NC
VDDQ
NC
VDD
ODT
NC
BA0
A10
VDD
VSS
A3
A7
VSS
VDD
A12
ROW AND COLUMN ADDRESS TABLE
ITEMS
# of Bank
Bank Address
Auto Precharge Flag
Row Address
Column Address
Page size
128Mx4
4
BA0, BA1
A10/AP
A0 - A13
A0-A9, A11
1 KB
Rev. 1.0 / Feb. 2005
5
New driving force MM32F103 test (IX) Help problems encountered in the experiment
This post should be a technical help post. In order to maintain the integrity of the post series, it is published in order. Please forgive me! In yesterday's test, the hardware worked normally all the...
lising Motor Drive Control(Motor Control)
[BBB Quadcopter] ESC Progress Report 5
I spent half a day repairing the board yesterday, only to find that the original code could not run normally. I followed it step by step and finally found that it was an interrupt problem. The problem...
azhiking DSP and ARM Processors
There really is no expert here, which makes me so angry! ! ! ! !
I asked three questions about ads1232 in a row, but no one answered. It seems that the so-called experts really don’t exist. I am a rookie and just came to the company for internship. I just want to a...
sanny777 Embedded System
Why can't TACCR0 be assigned a value using a variable?
Why can't TACCR0 be assigned a variable? For example: TACTL = TBSSEL_2 + TBCLR; TACCTL0 = CCIE; TACCR0=X; TACTL|=MC_1; where X is an unsigned int type variable, and the compiler used is IAR5.3?...
mail_cj Microcontroller MCU
CD4046 lost lock
CD4046 is selected as the frequency multiplier, and the input frequency 50HZ is multiplied by 256 times to control AD sampling, but the output frequency keeps jumping. And later when debugging, I dire...
jackeyzhao Embedded System
I want to use a single power chip to build an ultrasonic ranging receiver circuit. I wonder which great god can provide a circuit diagram~
I want to use a single power chip to build an ultrasonic ranging receiver circuit. I wonder which great god can provide a circuit diagram~...
三三~ Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2796  1805  223  2076  1442  57  37  5  42  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号