EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5335D-B06472-GMR

Description
Clock Generators & Support Products 4-Output, Any Frequency(<200MHz), Any Output, Clock Generator (Ref Input)
Categorysemiconductor    Analog mixed-signal IC   
File Size1MB,47 Pages
ManufacturerSilicon Laboratories
Download Datasheet Parametric View All

SI5335D-B06472-GMR Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5335D-B06472-GMR - - View Buy Now

SI5335D-B06472-GMR Overview

Clock Generators & Support Products 4-Output, Any Frequency(<200MHz), Any Output, Clock Generator (Ref Input)

SI5335D-B06472-GMR Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerSilicon Laboratories
Product CategoryClock Generators & Support Products
TypeClock Generators
Maximum Input Frequency200 MHz
Max Output Freq200 MHz
Number of Outputs4 Output
Duty Cycle - Max60 %
Operating Supply Voltage1.8 V, 2.5 V, 3.3 V
Operating Supply Current45 mA
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseQFN-24
PackagingBox
Output TypeCML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL
ProductClocks
Jitter1 ps
Supply Voltage - Max3.63 V
Supply Voltage - Min1.71 V
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
A question about EDMA/DMA
What is considered a transfer complete? That is, in EDMA or DMA transfer, when will a transfer complete interrupt be sent? (Assuming the enable bit and transfer complete code have been set). It is not...
flyingsnows Embedded System
Is the PowerPAD of the IC always connected to GND inside the chip?
Many chips, such as the one shown below , generally have a description of the PowerPAD pins and the requirement to connect to GND (outside the chip)What I am more curious about is, will the PowerPAD o...
tianshuihu Analog electronics
RT-Thread/LPC17xx file system
RT-Thread provides a simple virtual file system support. With it, file operations are as simple as Linux.The Virtual File System (VFS) was created by Sun Microsystems when defining the Network File Sy...
ffxz Embedded System
Help: am1808 instruction execution speed problem
I am running a bare metal program in am1808, the system clock is 300Mhz, and the test method uses GPIO to output high and low levels to measure the execution time of 1000 nop instructions. It is found...
wuyungaixue ARM Technology
Using the imaging API to display PNG on the S3C2450 platform, the transparent part of the PNG is displayed in white
Post again! Development platform: Platform Builder5.0, EVC4+SP4 Hardware platform: urbetter's 2440 and 2450 hardware platform Problem: When customizing the system, after adding JPG Decoder and PNG Dec...
ivory1024 Embedded System
The wonderful use of audio switcher function in Baofeng Video
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:00[/i]...
wo2000ailuo Mobile and portable

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 555  2351  1092  2065  1380  12  48  22  42  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号