EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT28LV65LI-25T

Description
8K X 8 EEPROM 3V, 250 ns, PDSO28
Categorystorage   
File Size72KB,12 Pages
ManufacturerCatalyst
Websitehttp://www.catalyst-semiconductor.com/
Download Datasheet Parametric View All

CAT28LV65LI-25T Overview

8K X 8 EEPROM 3V, 250 ns, PDSO28

CAT28LV65LI-25T Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals28
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
maximum access time250 ns
Processing package descriptionLEAD AND HALOGEN FREE, SOIC-28
Lead-freeYes
EU RoHS regulationsYes
China RoHS regulationsYes
stateTRANSFERRED
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE
surface mountYes
Terminal formGULL WING
Terminal spacing1.27 mm
terminal coatingMATTE TIN
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelCOMMERCIAL
memory width8
organize8K X 8
storage density65536 deg
operating modeASYNCHRONOUS
Number of digits8192 words
Number of digits8K
Memory IC typeEEPROM 3V
serial parallelPARALLEL
Maximum TWC of write cycle5 ms
CAT28LV65
64K-Bit CMOS PARALLEL EEPROM
FEATURES
s
3.0V to 3.6V supply
s
Read access times:
s
CMOS and TTL compatible I/O
s
Automatic page write operation:
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
– 150/200/250ns
s
Low power CMOS dissipation:
– 1 to 32 bytes in 5ms
– Page load timer
s
End of write detection:
– Active: 8 mA max.
– Standby: 100
µ
A max.
s
Simple write operation:
– On-chip address and data latches
– Self-timed write cycle with auto-clear
s
Fast write cycle time:
– Toggle bit
DATA
polling
– RDY/BUSY
BUSY
s
Hardware and software write protection
s
100,000 program/erase cycles
s
100 year data retention
– 5ms max.
s
Commercial, industrial and automotive
temperature ranges
DESCRIPTION
The CAT28LV65 is a low voltage, low power, CMOS
parallel EEPROM organized as 8K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling, RDY/BUSY and Toggle status bit signal
the start and end of the self-timed write cycle. Additionally,
the CAT28LV65 features hardware and software write
protection.
The CAT28LV65 is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC
approved 28-pin DIP, 28-pin TSOP, 28-pin SOIC or 32-
pin PLCC packages.
BLOCK DIAGRAM
A5–A12
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
8,192 x 8
E
2
PROM
ARRAY
32 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING,
RDY/BUSY &
TOGGLE BIT
COLUMN
DECODER
I/O0–I/O7
A0–A4
RDY/BUSY
ADDR. BUFFER
& LATCHES
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1024, Rev. D

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 112  903  2707  2719  206  3  19  55  5  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号