EEWORLDEEWORLDEEWORLD

Part Number

Search

74LV165AD-Q100J

Description
IC SHIFT REGISTER 8BIT 16SOIC
Categorylogic    logic   
File Size759KB,19 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Download Datasheet Parametric Compare View All

74LV165AD-Q100J Online Shopping

Suppliers Part Number Price MOQ In stock  
74LV165AD-Q100J - - View Buy Now

74LV165AD-Q100J Overview

IC SHIFT REGISTER 8BIT 16SOIC

74LV165AD-Q100J Parametric

Parameter NameAttribute value
Brand NameNexperia
MakerNexperia
Parts packaging codeSOP
package instructionSOP,
Contacts16
Manufacturer packaging codeSOT109-1
Reach Compliance Codecompliant
Samacsys Description74LV165A-Q100 - 8-bit parallel-in/serial-out shift register@en-us
Counting directionRIGHT
seriesLV/LV-A/LVX/H
JESD-30 codeR-PDSO-G16
length9.9 mm
Logic integrated circuit typePARALLEL IN SERIAL OUT
Number of digits8
Number of functions1
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
propagation delay (tpd)26 ns
Filter levelAEC-Q100
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width3.9 mm
minfmax90 MHz
Base Number Matches1
74LV165A-Q100
8-bit parallel-in/serial-out shift register
Rev. 3 — 28 March 2014
Product data sheet
1. General description
The 74LV165A-Q100 is an 8-bit parallel-load or serial-in shift register with complementary
serial outputs (Q7 and Q7) available from the last stage. When the parallel-load input (PL)
is LOW, parallel data from the inputs D0 to D7 are loaded into the register asynchronously.
When input PL is HIGH, data enters the register serially at the input DS. It shifts one place
to the right (Q0 Q1 Q2, etc.) with each positive-going clock transition. This feature
allows parallel-to-serial converter expansion by tying the output Q7 to the input DS of the
succeeding stage. The clock input is a gate-OR structure which allows one input to be
used as an active LOW clock enable input (CE) input. The pin assignment for the inputs
CP and CE is arbitrary and can be reversed for layout convenience. The LOW-to-HIGH
transition of the input CE should only take place while CP HIGH for predictable operation.
Schmitt-trigger action at all inputs, makes the circuit tolerant for slower input rise and fall
times. It is fully specified for partial-power-down applications using I
OFF
. The I
OFF
circuitry
disables the output, preventing the damaging current backflow through the device when it
is powered down.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 3) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 3)
Specified from
40 C
to +85
C
Wide supply voltage range from 2.0 V to 5.5 V
Synchronous parallel-to-serial applications
Synchronous serial input for easy expansion
Latch-up performance exceeds 250 mA
CMOS LOW power consumption
5.5 V tolerant inputs/outputs
Direct interface with TTL levels (2.7 V to 3.6 V)
Power-down mode
Complies with JEDEC standards:
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
JESD8-1A (4.5 V to 5.5 V)
ESD protection:
MIL-STD-833, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)

74LV165AD-Q100J Related Products

74LV165AD-Q100J 74LV165APW-Q100J
Description IC SHIFT REGISTER 8BIT 16SOIC IC SHIFT REGISTER 8BIT 16TSSOP
Brand Name Nexperia Nexperia
Maker Nexperia Nexperia
Parts packaging code SOP TSSOP
package instruction SOP, TSSOP,
Contacts 16 16
Manufacturer packaging code SOT109-1 SOT403-1
Reach Compliance Code compliant compliant
Samacsys Description 74LV165A-Q100 - 8-bit parallel-in/serial-out shift register@en-us 74LV165A-Q100 - 8-bit parallel-in/serial-out shift register@en-us
Counting direction RIGHT RIGHT
series LV/LV-A/LVX/H LV/LV-A/LVX/H
JESD-30 code R-PDSO-G16 R-PDSO-G16
length 9.9 mm 5 mm
Logic integrated circuit type PARALLEL IN SERIAL OUT PARALLEL IN SERIAL OUT
Number of digits 8 8
Number of functions 1 1
Number of terminals 16 16
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Output polarity COMPLEMENTARY COMPLEMENTARY
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP TSSOP
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED
propagation delay (tpd) 26 ns 26 ns
Filter level AEC-Q100 AEC-Q100
Maximum seat height 1.75 mm 1.1 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V
Minimum supply voltage (Vsup) 2 V 2 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount YES YES
technology CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL
Terminal form GULL WING GULL WING
Terminal pitch 1.27 mm 0.65 mm
Terminal location DUAL DUAL
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED
Trigger type POSITIVE EDGE POSITIVE EDGE
width 3.9 mm 4.4 mm
minfmax 90 MHz 90 MHz
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1036  2563  1802  1092  732  21  52  37  22  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号