EEWORLDEEWORLDEEWORLD

Part Number

Search

XC3S250E-4PQG208C

Description
FPGA, 1164 CLBS, 500000 GATES, 657 MHz, PQFP208
CategoryProgrammable logic devices    Programmable logic   
File Size6MB,227 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Environmental Compliance
Download Datasheet Parametric View All

XC3S250E-4PQG208C Online Shopping

Suppliers Part Number Price MOQ In stock  
XC3S250E-4PQG208C - - View Buy Now

XC3S250E-4PQG208C Overview

FPGA, 1164 CLBS, 500000 GATES, 657 MHz, PQFP208

XC3S250E-4PQG208C Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeQFP
package instructionFQFP, QFP208,1.2SQ,20
Contacts208
Reach Compliance Codecompli
ECCN codeEAR99
Factory Lead Time12 weeks
maximum clock frequency572 MHz
Combined latency of CLB-Max0.76 ns
JESD-30 codeS-PQFP-G208
JESD-609 codee3
length28 mm
Humidity sensitivity level3
Configurable number of logic blocks612
Equivalent number of gates250000
Number of entries158
Number of logical units5508
Output times126
Number of terminals208
Maximum operating temperature85 °C
Minimum operating temperature
organize612 CLBS, 250000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Encapsulate equivalent codeQFP208,1.2SQ,20
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Peak Reflow Temperature (Celsius)245
power supply1.2,1.2/3.3,2.5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage1.26 V
Minimum supply voltage1.14 V
Nominal supply voltage1.2 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin (Sn)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width28 mm
Base Number Matches1
1
Spartan-3E FPGA Family
Data Sheet
Product Specification
DS312 July 19, 2013
Module 1:
Introduction and Ordering Information
DS312 (v4.1) July 19, 2013
Introduction
Features
Architectural Overview
Package Marking
Ordering Information
Module 3:
DC and Switching Characteristics
DS312 (v4.1) July 19, 2013
DC Electrical Characteristics
Absolute Maximum Ratings
Supply Voltage Specifications
Recommended Operating Conditions
DC Characteristics
I/O Timing
SLICE Timing
DCM Timing
Block RAM Timing
Multiplier Timing
Configuration and JTAG Timing
Module 2:
Functional Description
DS312 (v4.1) July 19, 2013
Input/Output Blocks (IOBs)
Overview
SelectIO™ Signal Standards
Switching Characteristics
Configurable Logic Block (CLB)
Block RAM
Dedicated Multipliers
Digital Clock Manager (DCM)
Clock Network
Configuration
Powering Spartan®-3E FPGAs
Production Stepping
Module 4:
Pinout Descriptions
DS312 (v4.1) July 19, 2013
Pin Descriptions
Package Overview
Pinout Tables
Footprint Diagrams
© Copyright 2005–2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, Artix, Kintex, Zynq, Vivado, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI and PCI-X are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS312 July 19, 2013
Product Specification
www.xilinx.com
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1307  2908  35  1796  1185  27  59  1  37  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号