EEWORLDEEWORLDEEWORLD

Part Number

Search

GS82582T19GE-333I

Description
Static random access memory 1.5/1.8V 16M x 18 288M
Categorysemiconductor    Memory IC    Static random access memory   
File Size320KB,28 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS82582T19GE-333I Online Shopping

Suppliers Part Number Price MOQ In stock  
GS82582T19GE-333I - - View Buy Now

GS82582T19GE-333I Overview

Static random access memory 1.5/1.8V 16M x 18 288M

GS82582T19GE-333I Parametric

Parameter NameAttribute value
MakerGSI Technology
Product Categorystatic random access memory
storage288 Mbit
organize16 M x 18
maximum clock frequency333 MHz
Interface TypeParallel
Supply voltage - max.1.9 V
Supply voltage - min.1.7 V
Supply current—max.640 mA
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
Installation styleSMD/SMT
Package/boxBGA-165
EncapsulationTray
storage typeDDR-II
seriesGS82582T19GE
typeSigmaDDR-II+ B2
Factory packaging quantity10
GS82582T19/37GE-450/400/375/333
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.0 Clock Latency
• Simultaneous Read and Write SigmaDDR™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write controls sampled at data-in time
• Burst of 2 Read and Write
• On-Die Termination (ODT) on Data (D), Byte Write (BW),
and Clock (K, K) inputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• Data Valid pin (QVLD) Support
• IEEE 1149.1 JTAG-compliant Boundary Scan
• RoHS-compliant 165-bump BGA package
288Mb SigmaDDR-II+
TM
Burst of 2 SRAM
450 MHz–333 MHz
1.8 V V
DD
1.8 V or 1.5 V I/O
SRAMs. The GS82582T19/37GE SigmaDDR-II+ SRAMs are
just one element in a family of low power, low voltage HSTL
I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Clocking and Addressing Schemes
The GS82582T19/37GE SigmaDDR-II+ SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaDDR-II+ B2
RAM is two times wider than the device I/O bus. An input data
bus de-multiplexer is used to accumulate incoming data before
it is simultaneously written to the memory array. An output
data multiplexer is used to capture the data produced from a
single memory array read and then route it to the appropriate
output drivers as needed. Therefore, the address field of a
SigmaDDR-II+ B2 RAM is always one address pin less than
the advertised index depth (e.g., the 16M x 18 has an 8M
addressable index).
SigmaDDR™ Family Overview
The GS82582T19/37GE are built in compliance with the
SigmaDDR-II+ SRAM pinout standard for Common I/O
synchronous SRAMs. They are 301,989,888-bit (288Mb)
Parameter Synopsis
-450
tKHKH
tKHQV
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
-375
2.66 ns
0.45 ns
-333
3.0 ns
0.45 ns
Rev: 1.04b 11/2017
1/28
© 2012, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS82582T19GE-333I Related Products

GS82582T19GE-333I GS82582T37GE-450 GS82582T37GE-400I GS82582T19GE-400I GS82582T37GE-333 GS82582T19GE-450 GS82582T19GE-375I GS82582T37GE-450I GS82582T19GE-450I GS82582T37GE-375
Description Static random access memory 1.5/1.8V 16M x 18 288M SRAM 1.5/1.8V 8M x 36 288M SRAM 1.5/1.8V 8M x 36 288M Standard SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165 SRAM 1.5/1.8V 8M x 36 288M Standard SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165 Standard SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165 SRAM 1.5/1.8V 8M x 36 288M SRAM 1.5/1.8V 16M x 18 288M SRAM 1.5/1.8V 8M x 36 288M
Product Category static random access memory SRAM SRAM - SRAM - - SRAM SRAM SRAM
Interface Type Parallel Parallel Parallel - Parallel - - Parallel Parallel Parallel
Product Attribute - Attribute Value Attribute Value - Attribute Value - - Attribute Value Attribute Value Attribute Value
Manufacturer - GSI Technology GSI Technology - GSI Technology - - GSI Technology GSI Technology GSI Technology
RoHS - Details Details - Details - - Details Details Details
Memory Size - 288 Mbit 288 Mbit - 288 Mbit - - 288 Mbit 288 Mbit 288 Mbit
Organization - 8 M x 36 8 M x 36 - 8 M x 36 - - 8 M x 36 16 M x 18 8 M x 36
Maximum Clock Frequency - 450 MHz 400 MHz - 333 MHz - - 450 MHz 450 MHz 375 MHz
Supply Voltage - Max - 1.9 V 1.9 V - 1.9 V - - 1.9 V 1.9 V 1.9 V
Supply Voltage - Min - 1.7 V 1.7 V - 1.7 V - - 1.7 V 1.7 V 1.7 V
Supply Current - Max - 860 mA 790 mA - 660 mA - - 880 mA 820 mA 730 mA
Minimum Operating Temperature - 0 C - 40 C - 0 C - - - 40 C - 40 C 0 C
Maximum Operating Temperature - + 70 C + 85 C - + 70 C - - + 85 C + 85 C + 70 C
Mounting Style - SMD/SMT SMD/SMT - SMD/SMT - - SMD/SMT SMD/SMT SMD/SMT
Package / Case - BGA-165 BGA-165 - BGA-165 - - BGA-165 BGA-165 BGA-165
Packaging - Tray Tray - Tray - - Tray Tray Tray
Memory Type - DDR-II DDR-II - DDR-II - - DDR-II DDR-II DDR-II
Type - SigmaDDR-II+ B2 SigmaDDR-II+ B2 - SigmaDDR-II+ B2 - - SigmaDDR-II+ B2 SigmaDDR-II+ B2 SigmaDDR-II+ B2
Moisture Sensitive - Yes Yes - Yes - - Yes Yes Yes
Factory Pack Quantity - 10 10 - 10 - - 10 10 10

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1106  2214  2341  2165  2761  23  45  48  44  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号