EEWORLDEEWORLDEEWORLD

Part Number

Search

MT40A512M16JY-062E:B TR

Description
Dynamic Random Access Memory DDR4 8G 512MX16 FBGA
Categorysemiconductor    Memory IC    Dynamic random access memory   
File Size12MB,392 Pages
ManufacturerMicron
Websitehttp://www.micron.com/
Environmental Compliance
Download Datasheet Parametric View All

MT40A512M16JY-062E:B TR Overview

Dynamic Random Access Memory DDR4 8G 512MX16 FBGA

MT40A512M16JY-062E:B TR Parametric

Parameter NameAttribute value
MakerMicron
Product Categorydynamic random access memory
typeSDRAM - DDR4
Data bus width16 bit
organize512 M x 16
Package/boxFBGA-96
storage8 Gbit
maximum clock frequency1600 MHz
Supply voltage - max.1.26 V
Supply voltage - min.1.14 V
Supply current—max.115 mA
Minimum operating temperature0 C
Maximum operating temperature+ 95 C
seriesMT40A
EncapsulationReel
Installation styleSMD/SMT
Factory packaging quantity2000
8Gb: x4, x8, x16 DDR4 SDRAM
Features
DDR4 SDRAM
MT40A2G4
MT40A1G8
MT40A512M16
Features
V
DD
= V
DDQ
= 1.2V ±60mV
V
PP
= 2.5V, –125mV, +250mV
On-die, internal, adjustable V
REFDQ
generation
1.2V pseudo open-drain I/O
T
C
maximum up to 95°C
– 64ms, 8192-cycle refresh up to 85°C
– 32ms, 8192-cycle refresh at >85°C to 95°C
16 internal banks (x4, x8): 4 groups of 4 banks each
8 internal banks (x16): 2 groups of 4 banks each
8n-bit prefetch architecture
Programmable data strobe preambles
Data strobe preamble training
Command/Address latency (CAL)
Multipurpose register READ and WRITE capability
Write leveling
Self refresh mode
Low-power auto self refresh (LPASR)
Temperature controlled refresh (TCR)
Fine granularity refresh
Self refresh abort
Maximum power saving
Output driver calibration
Nominal, park, and dynamic on-die termination
(ODT)
Data bus inversion (DBI) for data bus
Command/Address (CA) parity
Databus write cyclic redundancy check (CRC)
Per-DRAM addressability
Connectivity test
JEDEC JESD-79-4 compliant
sPPR and hPPR capability
Options
1
• Configuration
– 2 Gig x 4
– 1 Gig x 8
– 512 Meg x 16
• 78-ball FBGA package (Pb-free) – x4,
x8
– 9mm x 13.2mm – Rev. A
– 8mm x 12mm – Rev. B, D, G
– 7.5mm x 11mm – Rev. E, H, J
• 96-ball FBGA package (Pb-free) – x16
– 9mm x 14mm – Rev. A
– 8mm x 14mm – Rev. B
– 7.5mm x 13.5mm – Rev. D, E, H
– 7.5mm x 13mm – Rev. J
• Timing – cycle time
– 0.625ns @ CL = 22 (DDR4-3200)
– 0.682ns @ CL = 21 (DDR4-2933)
– 0.750ns @ CL = 19 (DDR4-2666)
– 0.750ns @ CL = 18 (DDR4-2666)
– 0.833ns @ CL = 17 (DDR4-2400)
– 0.833ns @ CL = 16 (DDR4-2400)
– 0.937ns @ CL = 15 (DDR4-2133)
– 1.071ns @ CL = 13 (DDR4-1866)
• Operating temperature
– Commercial (0° T
C
95°C)
– Industrial (–40° T
C
95°C)
• Revision
Note:
Marking
2G4
1G8
512M16
PM
WE
SA
HA
JY
LY
TB
-062E
-068
-075
-075E
-083
-083E
-093E
-107E
None
IT
:A, :B, :D, :E,
:G, :H, :J
1. Not all options listed can be combined to
define an offered product. Use the part
catalog search on
http://www.micron.com
for available offerings.
Table 1: Key Timing Parameters
Speed Grade
1
-062Y
-062E
-068
-075E
Data Rate (MT/s)
3200
3200
2933
2666
Target CL-
t
RCD-
t
RP
22-22-22
22-22-22
21-21-21
18-18-18
CL (ns)
13.75 (13.32)
13.75
14.32 (13.75)
13.50
t
RCD
(ns)
t
RP
(ns)
13.75 (13.32)
13.75
14.32 (13.75)
13.50
13.75 (13.32)
13.75
14.32 (13.75)
13.50
CCMTD-1725822587-9875
8gb_ddr4_dram.pdf - Rev. O 10/18 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2015 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 583  337  219  2541  263  12  7  5  52  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号