EEWORLDEEWORLDEEWORLD

Part Number

Search

SN74LS175DR2

Description
LS SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, PLASTIC, SOIC-16
Categorylogic    logic   
File Size108KB,8 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Download Datasheet Parametric Compare View All

SN74LS175DR2 Overview

LS SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, PLASTIC, SOIC-16

SN74LS175DR2 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerON Semiconductor
Parts packaging codeSOIC
package instructionPLASTIC, SOIC-16
Contacts16
Reach Compliance Codenot_compliant
Is SamacsysN
seriesLS
JESD-30 codeR-PDSO-G16
JESD-609 codee0
length9.9 mm
Logic integrated circuit typeD FLIP-FLOP
Maximum Frequency@Nom-Sup30000000 Hz
MaximumI(ol)0.008 A
Number of digits4
Number of functions1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
method of packingTAPE AND REEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Maximum supply current (ICC)18 mA
propagation delay (tpd)25 ns
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)5.25 V
Minimum supply voltage (Vsup)4.75 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyTTL
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width3.9 mm
minfmax30 MHz
Base Number Matches1
SN74LS175
Quad D Flip-Flop
The LSTTL / MSI SN74LS175 is a high speed Quad D Flip-Flop.
The device is useful for general flip-flop requirements where clock
and clear inputs are common. The information on the D inputs is
stored during the LOW to HIGH clock transition. Both true and
complemented outputs of each flip-flop are provided. A Master Reset
input resets all flip-flops, independent of the Clock or D inputs, when
LOW.
The LS175 is fabricated with the Schottky barrier diode process for
high speed and is completely compatible with all ON Semiconductor
TTL families.
http://onsemi.com
LOW
POWER
SCHOTTKY
Edge-Triggered D-Type Inputs
Buffered-Positive Edge-Triggered Clock
Clock to Output Delays of 30 ns
Asynchronous Common Reset
True and Complement Output
Input Clamp Diodes Limit High Speed Termination Effects
16
1
GUARANTEED OPERATING RANGES
Symbol
V
CC
T
A
I
OH
I
OL
Parameter
Supply Voltage
Operating Ambient
Temperature Range
Output Current – High
Output Current – Low
Min
4.75
0
Typ
5.0
25
Max
5.25
70
– 0.4
8.0
Unit
V
°C
mA
mA
PLASTIC
N SUFFIX
CASE 648
16
1
SOIC
D SUFFIX
CASE 751B
ORDERING INFORMATION
Device
SN74LS175N
SN74LS175D
Package
16 Pin DIP
16 Pin
Shipping
2000 Units/Box
2500/Tape & Reel
©
Semiconductor Components Industries, LLC, 1999
1
December, 1999 – Rev. 6
Publication Order Number:
SN74LS175/D

SN74LS175DR2 Related Products

SN74LS175DR2 SN74LS175MEL SN74LS175M
Description LS SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, PLASTIC, SOIC-16 LS SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, EIAJ, SOP-16 LS SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, EIAJ, SOP-16
Is it Rohs certified? incompatible conform to conform to
Maker ON Semiconductor ON Semiconductor ON Semiconductor
Parts packaging code SOIC SOIC SOIC
package instruction PLASTIC, SOIC-16 SOP, SOP,
Contacts 16 16 16
Reach Compliance Code not_compliant unknown unknown
series LS LS LS
JESD-30 code R-PDSO-G16 R-PDSO-G16 R-PDSO-G16
JESD-609 code e0 e4 e4
length 9.9 mm 10.2 mm 10.2 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
Number of digits 4 4 4
Number of functions 1 1 1
Number of terminals 16 16 16
Maximum operating temperature 70 °C 70 °C 70 °C
Output polarity COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SOP SOP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
propagation delay (tpd) 25 ns 25 ns 25 ns
Certification status Not Qualified Not Qualified Not Qualified
Maximum seat height 1.75 mm 2.05 mm 2.05 mm
Maximum supply voltage (Vsup) 5.25 V 5.25 V 5.25 V
Minimum supply voltage (Vsup) 4.75 V 4.75 V 4.75 V
Nominal supply voltage (Vsup) 5 V 5 V 5 V
surface mount YES YES YES
technology TTL TTL TTL
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form GULL WING GULL WING GULL WING
Terminal pitch 1.27 mm 1.27 mm 1.27 mm
Terminal location DUAL DUAL DUAL
Trigger type POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
width 3.9 mm 5.275 mm 5.275 mm
minfmax 30 MHz 30 MHz 30 MHz
STM32CubeMX uses LL library to set timer to control gpio flip
[i=s]This post was last edited by qq825117996 on 2020-9-3 16:59[/i]Cube automatically generated code void MX_TIM2_Init(void) {LL_TIM_InitTypeDef TIM_InitStruct = {0};/* Peripheral clock enable */LL_AP...
qq825117996 stm32/stm8
What's the meaning of "Red umbrellas and white poles, lie down on the board together after eating"?
The online song "Red umbrellas and white poles, let's lie down together after eating" has become popular recently. At that time, I saw this video as an official propaganda of Yunnan Province not to ea...
eric_wang Talking
MSP-EXP430FR5739 Experimenter Board Kit
:), I have always wanted to switch to a TI processor. This time, I am developing a new product, so I can come to TI for help....
zxgyjj Microcontroller MCU
Why do you work hard? This is the most realistic answer I have ever seen (reprinted)
[backcolor=rgb(239, 245, 249)][size=14px]You are married and no longer live with your parents. [/size][/backcolor] [backcolor=rgb(239, 245, 249)][size=14px]After having a baby, you can better understa...
wateras1 Talking
【Jiajiabao】 esp32s2 tcp+mqtt running
[i=s]This post was last edited by damiaa on 2022-10-2 16:17[/i]【Jiajiabao】 esp32s2 tcp+mqtt running Running TCP+MQTT is actually a two-step process. The first is to run TCP, and the second is to run M...
damiaa DigiKey Technology Zone
ALLEGRO Quick Layer Changing Technique
ALLEGRO quick layer switching skills Open the env file and add the following commands in the EVN file funckey [color=red]1[/color] 'pop bbdrill;pop swap;subclass top' funckey [color=red]2[/color] 'pop...
boli505 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1348  355  1839  1190  1879  28  8  38  24  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号