EEWORLDEEWORLDEEWORLD

Part Number

Search

MM74HC32N_NL

Description
HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14
Categorylogic    logic   
File Size82KB,7 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

MM74HC32N_NL Overview

HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14

MM74HC32N_NL Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeDIP
package instruction0.300 INCH, LEAD FREE, PLASTIC, MS-001, DIP-14
Contacts14
Reach Compliance Codecompli
Is SamacsysN
seriesHC/UH
JESD-30 codeR-PDIP-T14
JESD-609 codee3
length19.18 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeOR GATE
MaximumI(ol)0.004 A
Number of functions4
Number of entries2
Number of terminals14
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP14,.3
Package shapeRECTANGULAR
Package formIN-LINE
method of packingRAIL
Peak Reflow Temperature (Celsius)NOT APPLICABLE
power supply2/6 V
Prop。Delay @ Nom-Su25 ns
propagation delay (tpd)125 ns
Certification statusNot Qualified
Schmitt triggerNO
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)4.5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT APPLICABLE
width7.62 mm
Base Number Matches1
MM74HC32 Quad 2-Input OR Gate
September 1983
Revised January 2005
MM74HC32
Quad 2-Input OR Gate
General Description
The MM74HC32 OR gates utilize advanced silicon-gate
CMOS technology to achieve operating speeds similar to
LS-TTL gates with the low power consumption of standard
CMOS integrated circuits. All gates have buffered outputs
providing high noise immunity and the ability to drive 10
LS-TTL loads. The 74HC logic family is functionally as well
as pin-out compatible with the standard 74LS logic family.
All inputs are protected from damage due to static dis-
charge by internal diode clamps to V
CC
and ground.
Features
s
Typical propagation delay: 10 ns
s
Wide power supply range: 2–6V
s
Low quiescent current: 20
µ
A maximum (74HC Series)
s
Low input current: 1
µ
A maximum
s
Fanout of 10 LS-TTL loads
Ordering Code:
Order Number
MM74HC32M
MM74HC32MX_NL
MM74HC32SJ
MM74HC32MTC
MM74HC32MTCX_NL
MM74HC32N
MM74HC32N_NL
Package
Number
M14A
M14A
M14D
MTC14
MTC14
N14A
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Pb-Free 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Pb-Free 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Pb-Free 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Pb-Free package per JEDEC J-STD-020B.
Connection Diagram
Pin Assignments for DIP, SOIC, SOP and TSSOP
Logic Diagram
Y
=
A
+
B
(1 of 4)
Top View
© 2005 Fairchild Semiconductor Corporation
DS005132
www.fairchildsemi.com

MM74HC32N_NL Related Products

MM74HC32N_NL MM74HC32 MM74HC32M MM74HC32_05 MM74HC32MX_NL MM74HC32MTCX_NL MM74HC32N
Description HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14 HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14 HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14 HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14 HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14 HC/UH SERIES, QUAD 2-INPUT OR GATE, PDSO14 HC/UH SERIES, QUAD 2-INPUT OR GATE, PDIP14
series HC/UH HC/UH HC/UH HC/UH HC/UH HC/UH HC/UH
Number of functions 4 4 4 4 4 4 4
Number of terminals 14 14 14 14 14 14 14
Maximum operating temperature 85 °C 85 Cel 85 °C 85 Cel 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 Cel -40 °C -40 Cel -40 °C -40 °C -40 °C
surface mount NO Yes YES Yes YES YES NO
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal form THROUGH-HOLE GULL WING GULL WING GULL WING GULL WING GULL WING THROUGH-HOLE
Terminal location DUAL pair DUAL pair DUAL DUAL DUAL
Is it Rohs certified? conform to - conform to - conform to conform to conform to
Maker Fairchild - Fairchild - Fairchild Fairchild Fairchild
Parts packaging code DIP - SOIC - SOIC TSSOP DIP
package instruction 0.300 INCH, LEAD FREE, PLASTIC, MS-001, DIP-14 - SOP, SOP14,.25 - 0.150 INCH, LEAD FREE, MS-012, SOIC-14 4.40 MM, LEAD FREE, MO-153, TSSOP-14 0.300 INCH, PLASTIC, MS-001, DIP-14
Contacts 14 - 14 - 14 14 14
Reach Compliance Code compli - compli - compli compli unknow
JESD-30 code R-PDIP-T14 - R-PDSO-G14 - R-PDSO-G14 R-PDSO-G14 R-PDIP-T14
JESD-609 code e3 - e3 - e3 e3 e3
length 19.18 mm - 8.6235 mm - 8.6235 mm 5 mm 19.18 mm
Load capacitance (CL) 50 pF - 50 pF - 50 pF 50 pF 50 pF
Logic integrated circuit type OR GATE - OR GATE - OR GATE OR GATE OR GATE
MaximumI(ol) 0.004 A - 0.004 A - 0.004 A 0.004 A 0.004 A
Number of entries 2 - 2 - 2 2 2
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code DIP - SOP - SOP TSSOP DIP
Encapsulate equivalent code DIP14,.3 - SOP14,.25 - SOP14,.25 TSSOP14,.25 DIP14,.3
Package shape RECTANGULAR - RECTANGULAR - RECTANGULAR RECTANGULAR RECTANGULAR
Package form IN-LINE - SMALL OUTLINE - SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH IN-LINE
method of packing RAIL - RAIL - TAPE AND REEL TAPE AND REEL RAIL
Peak Reflow Temperature (Celsius) NOT APPLICABLE - NOT SPECIFIED - 260 260 NOT APPLICABLE
power supply 2/6 V - 2/6 V - 2/6 V 2/6 V 2/6 V
Prop。Delay @ Nom-Su 25 ns - 25 ns - 25 ns 25 ns 25 ns
propagation delay (tpd) 125 ns - 125 ns - 125 ns 125 ns 125 ns
Certification status Not Qualified - Not Qualified - Not Qualified Not Qualified Not Qualified
Schmitt trigger NO - NO - NO NO NO
Maximum seat height 5.08 mm - 1.753 mm - 1.753 mm 1.2 mm 5.08 mm
Maximum supply voltage (Vsup) 6 V - 6 V - 6 V 6 V 6 V
Minimum supply voltage (Vsup) 2 V - 2 V - 2 V 2 V 2 V
Nominal supply voltage (Vsup) 4.5 V - 4.5 V - 4.5 V 4.5 V 4.5 V
technology CMOS - CMOS - CMOS CMOS CMOS
Terminal surface Matte Tin (Sn) - Matte Tin (Sn) - Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn)
Terminal pitch 2.54 mm - 1.27 mm - 1.27 mm 0.65 mm 2.54 mm
Maximum time at peak reflow temperature NOT APPLICABLE - NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED NOT APPLICABLE
width 7.62 mm - 3.9 mm - 3.9 mm 4.4 mm 7.62 mm
Is it lead-free? - - Lead free - Lead free Lead free Lead free
Humidity sensitivity level - - 1 - 1 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2587  2078  123  1293  2778  53  42  3  27  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号