EEWORLDEEWORLDEEWORLD

Part Number

Search

PEEL18LV8ZJ-15

Description
EE PLD, 15ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20
CategoryProgrammable logic devices    Programmable logic   
File Size111KB,10 Pages
ManufacturerIntegrated Circuit Systems(IDT )
Download Datasheet Parametric Compare View All

PEEL18LV8ZJ-15 Overview

EE PLD, 15ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20

PEEL18LV8ZJ-15 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeQLCC
package instructionQCCJ, LDCC20,.4SQ
Contacts20
Reach Compliance Codeunknown
ArchitecturePAL-TYPE
maximum clock frequency31.25 MHz
JESD-30 codeS-PQCC-J20
JESD-609 codee0
length8.9662 mm
Dedicated input times7
Number of I/O lines10
Number of entries18
Output times8
Number of product terms113
Number of terminals20
Maximum operating temperature70 °C
Minimum operating temperature
organize7 DEDICATED INPUTS, 10 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC20,.4SQ
Package shapeSQUARE
Package formCHIP CARRIER
power supply3/3.3 V
Programmable logic typeEE PLD
propagation delay15 ns
Certification statusNot Qualified
Maximum seat height4.369 mm
Maximum supply voltage3.6 V
Minimum supply voltage2.7 V
Nominal supply voltage3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
width8.9662 mm
Base Number Matches1
Commercial/Industrial
PEEL™ 18LV8Z-15 / I-15
CMOS Programmable Electrically Erasable Logic Device
Features
Low Voltage, Ultra Low Power Operation
- V
CC
= 2.7 to 3.6 V
- I
CC
= 5 µA (typical) at standby
- I
CC
= 1.5 mA (typical) at 1 MHz
- Meets JEDEC LV Interface Spec (JEDSD8-A)
- 5 Volts tolerant inputs and I/O’s
CMOS Electrically Erasable Technology
- Superior factory testing
- Reprogrammable in plastic package
- Reduces retrofit and development costs
Application Versatility
- Replaces random logic
- Super set of standard PLDs
- Pin and JEDEC compatible with 16V8
- Ideal for battery powered systems
- Replaces expensive oscillators
Architectural Flexibility
- Enhanced architecture fits in more logic
- 113 product terms x 36 input AND array
- 10 inputs and 8 I/O pins
- 12 possible macrocell configurations
- Asynchronous clear, Synchronous preset
- Independent output enables
- Programmable clock; pin 1 or p-term
- Programmable clock polarity
- 20 Pin DIP/SOIC/TSSOP and PLCC
- Schmitt triggers on clock and data inputs
Schmitt Trigger Inputs
- Eliminates external Schmitt trigger devices
- Ideal for encoder designs
General Description
The PEEL18LV8Z is a Programmable Electrically Erasable
Logic (PEEL) SPLD (Simple Programmable Logic Device)
that operates over the supply voltage range of 2.7V-3.6V
and features ultra-low, automatic "zero" power-down
operation. The PEEL18LV8Z is logically and functionally
similar to ICT's 5V PEEL18CV8 and PEEL18CV8Z. The
"zero power" (25
µA
max. I
CC
) power-down mode makes
the PEEL18LV8Z ideal for a broad range of battery-
powered portable equipment applications, from hand-held
meters to PCMCIA modems. EE-reprogrammability
provides both the convenience of fast reprogramming for
product development and quick product personalization in
manufacturing, including Engineering Change Orders.
The differences between the PEEL18LV8Z and
PEEL18CV8 include the addition of programmable clock
polarity, p-term clock, and Schmitt trigger input buffers on
all inputs, including the clock. Schmitt trigger inputs allow
direct input of slow or noisy signals.
Like the PEEL18CV8, the PEEL18LV8Z is a logical
superset of the industry standard PAL16V8 SPLD. The
PEEL18LV8Z provides additional architectural features that
allow more logic to be incorporated into the design. ICT's
JEDEC file translator allows easy conversion of existing 20
pin PLD designs to the PEEL18LV8Z architecture without
the need for redesign. The PEEL18LV8Z architecture
allows it to replace over twenty standard 20-pin DIP, SOIC,
TSSOP and PLCC packages Pin Configuration.
C LK M U X (O ptional)
I/C LK1
I
I
I
I
I
I
I
I
GN D
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I/C LK1
I
I
I
I
I
I
I
I
GN D
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
C C
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
ª
D IP
I/CLK1
VCC
I/O
I/O
I/O
TS S O P
I/C LK1
3
I
I
I
I
I
4
5
6
7
8
9 10 11 12 13
2
1 20 19
18
17
16
15
14
I/O
I/O
I/O
I/O
I/O
I
I
I
I
I
I
I
I
GN D
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I
GND
I
I/O
P L C C -J
I/O
S O IC
Figure 1 - Pin Configuration
Figure 2 - Block Diagram
1 of 10
04-02-055A

PEEL18LV8ZJ-15 Related Products

PEEL18LV8ZJ-15 PEEL18LV8ZT-15
Description EE PLD, 15ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20 EE PLD, 15ns, PAL-Type, CMOS, PDSO20, 0.170 INCH, TSSOP-20
Is it Rohs certified? incompatible incompatible
Parts packaging code QLCC TSSOP
package instruction QCCJ, LDCC20,.4SQ TSSOP, TSSOP20,.25
Contacts 20 20
Reach Compliance Code unknown unknown
Architecture PAL-TYPE PAL-TYPE
maximum clock frequency 31.25 MHz 31.25 MHz
JESD-30 code S-PQCC-J20 R-PDSO-G20
JESD-609 code e0 e0
length 8.9662 mm 6.5 mm
Dedicated input times 7 9
Number of I/O lines 10 8
Number of entries 18 18
Output times 8 8
Number of product terms 113 113
Number of terminals 20 20
Maximum operating temperature 70 °C 70 °C
organize 7 DEDICATED INPUTS, 10 I/O 9 DEDICATED INPUTS, 8 I/O
Output function MACROCELL MACROCELL
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QCCJ TSSOP
Encapsulate equivalent code LDCC20,.4SQ TSSOP20,.25
Package shape SQUARE RECTANGULAR
Package form CHIP CARRIER SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
power supply 3/3.3 V 3/3.3 V
Programmable logic type EE PLD EE PLD
propagation delay 15 ns 15 ns
Certification status Not Qualified Not Qualified
Maximum seat height 4.369 mm 1.1 mm
Maximum supply voltage 3.6 V 3.6 V
Minimum supply voltage 2.7 V 2.7 V
Nominal supply voltage 3 V 3 V
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form J BEND GULL WING
Terminal pitch 1.27 mm 0.65 mm
Terminal location QUAD DUAL
width 8.9662 mm 4.4 mm
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 394  895  1840  2841  407  8  19  38  58  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号