EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD45128163G5-A10-9JF

Description
8MX16 SYNCHRONOUS DRAM, 6ns, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54
Categorystorage    storage   
File Size694KB,84 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric View All

UPD45128163G5-A10-9JF Overview

8MX16 SYNCHRONOUS DRAM, 6ns, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54

UPD45128163G5-A10-9JF Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeTSOP2
package instructionTSOP2,
Contacts54
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time6 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PDSO-G54
length22.22 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals54
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize8MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
width10.16 mm
Base Number Matches1
PRELIMINARY DATA SHEET
MOS INTEGRATED CIRCUIT
µ
PD45128441, 45128841, 45128163
128M-bit Synchronous DRAM
4-bank, LVTTL
Description
The
µ
PD45128441, 45128841, 45128163 are high-speed 134,217,728-bit synchronous dynamic random-access
memories, organized as 8,388,608
×
4
×
4, 4,194,304
×
8
×
4, 2,097,152
×
16
×
4 (word
×
bit
×
bank), respectively.
The synchronous DRAMs achieved high-speed data transfer using the pipeline architecture.
All inputs and outputs are synchronized with the positive edge of the clock.
The synchronous DRAMs are compatible with Low Voltage TTL (LVTTL).
These products are packaged in 54-pin TSOP (II).
Features
Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge
Pulsed interface
Possible to assert random column address in every cycle
Quad internal banks controlled by A12 and A13 (Bank Select)
Byte control (×16) by LDQM and UDQM
Programmable Wrap sequence (Sequential / Interleave)
Programmable burst length (1, 2, 4, 8 and full page)
Programmable /CAS latency (2 and 3)
Automatic precharge and controlled precharge
CBR (Auto) refresh and self refresh
• ×4, ×8, ×16
organization
Single 3.3 V
±
0.3 V power supply
LVTTL compatible inputs and outputs
4,096 refresh cycles / 64 ms
Burst termination by Burst stop command and Precharge command
The information in this document is subject to change without notice.
Document No. M12650EJ5V0DS00 (5th edition)
Date Published July 1998 NS CP (K)
Printed in Japan
The mark
shows major revised points.
©
1997
C2000 Control stepper motor direction and speed C program ideas
Just as the title says......
喜鹊王子 Microcontroller MCU
#Meet friends by disassembling#--Disassembling a 15V switching power supply module
#Meet friends through disassembly#--Disassembling a 15V switching power supply module[/align][align=left] [/align][align=left]Today I will disassemble a switching power supply module with 100-240V inp...
我不懂 Making friends through disassembly
50 simple circuit diagrams
If you happen to see it, upload it and share it....
烟雨 MCU
Design of image rotation based on FPGA
Request an algorithm...
初末901102 FPGA/CPLD
Which CCS version is suitable for the TDS510 simulator?
I have a Windows 7 system and installed CCS5.2 version. Then I use the TDS510 emulator, but when installing the driver, I always get the following prompt. Does TDS510 not support higher versions?...
七夜o雪 DSP and ARM Processors
Several parameter issues of audio playback equipment
[b][font=宋体][color=#0000ff]【Ask if you don't understand】 I've seen some audio playback devices with the following parameter questions [/color][/font][/b][b][font=宋体][color=#0000ff]【1】The audio respons...
shaorc Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1104  2423  100  1720  1959  23  49  3  35  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号