EEWORLDEEWORLDEEWORLD

Part Number

Search

ICS98ULPA877AKILF-T

Description
PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, ROHS COMPLIANT, PLASTIC, MLF-40
Categorylogic    logic   
File Size160KB,14 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

ICS98ULPA877AKILF-T Overview

PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, ROHS COMPLIANT, PLASTIC, MLF-40

ICS98ULPA877AKILF-T Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeDFN
package instructionHVQCCN, LCC40,.24SQ,20
Contacts40
Manufacturer packaging codeMLF
Reach Compliance Codecompliant
series98ULPA
Input adjustmentDIFFERENTIAL
JESD-30 codeS-PQCC-N40
JESD-609 codee3
length6 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.009 A
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals40
Actual output times10
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeHVQCCN
Encapsulate equivalent codeLCC40,.24SQ,20
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
power supply1.8 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.04 ns
Maximum seat height1 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width6 mm
minfmax410 MHz
Base Number Matches1
Integrated
Circuit
Systems, Inc.
ICS98ULPA877A
Advance Information
1.8V Low-Power Wide-Range Frequency Clock Driver
Recommended Application:
• DDR2 Memory Modules / Zero Delay Board Fan Out
• Provides complete DDR2 DIMM logic solution
Product Description/Features:
• Low skew, low jitter PLL clock driver
• 1 to 10 differential clock distribution (SSTL_18)
• Feedback pins for input to output synchronization
• Spread Spectrum tolerant inputs
• Auto PD when input signal is at a certain logic state
Switching Characteristics:
• Period jitter: 40ps (DDR2-400/533)
30ps (DDR2-667/800)
• Half-period jitter: 60ps (DDR2-400/533)
50ps (DDR2-667/800)
• OUTPUT - OUTPUT skew: 40ps (DDR2-400/533)
30ps (DDR2-667/800)
• CYCLE - CYCLE jitter 40ps
Pin Configuration
1
A
B
C
D
E
F
G
H
J
K
2
3
4
5
6
52-Ball BGA
Top View
A
B
C
D
E
F
G
H
J
K
1
CLKT1
CLKC1
CLKC2
CLKT2
CLK_INT
CLK_INC
AGND
AVDD
CLKT3
CLKC3
2
CLKT0
GND
GND
VDDQ
VDDQ
VDDQ
VDDQ
GND
GND
CLKC4
CLKC1
CLKT1
CLKT0
Block Diagram
LD or OE
OE
OS
AV
DD
(1)
3
CLKC0
GND
NB
VDDQ
NB
NB
VDDQ
NB
GND
CLKT4
CLKC5
CLKC0
4
CLKC5
GND
NB
VDDQ
NB
NB
VDDQ
NB
GND
CLKT9
CLKT6
CLKC6
CLKT5
5
CLKT5
GND
GND
OS
VDDQ
OE
VDDQ
GND
GND
CLKC9
6
CLKT6
CLKC6
CLKC7
CLKT7
FB_INT
FB_INC
FB_OUTC
FB_OUTT
CLKT8
CLKC8
V
DDQ
POWER
DOWN
AND
LD, OS, or OE
TEST
MODE
PLL BYPASS
LOGIC
LD
CLKT0
CLKC0
39
32
35
34
CLKT1
CLKC1
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
40
38
37
36
33
31
V
DDQ
V
DDQ
CLKC2
CLKT2
CLK_INT
CLK_INC
V
DDQ
AGND
AV
DD
V
DDQ
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
30
29
28
27
26
25
24
23
22
21
CLKC7
CLKT7
V
DDQ
FB_INT
FB_INC
FBOUTC
FBOUTT
V
DDQ
OE
OS
CLK_INT
CLK_INC
10KΩ - 100KΩ
FBIN_INT
FBIN_INC
PLL
CLKT5
CLKC5
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
V
DDQ
CLKT3
CLKT4
CLKC3
CLKC4
CLKC9
CLKT9
CLKC9
NOTE:
1. The Logic Detect (LD) powers down the device
when a logic LOW is applied to both CLK_INT and
CLK_INC.
FBOUTT
FBOUTC
40-Pin MLF
1177D—11/9/07
ADVANCE INFORMATION
documents contain information on products in the formative or design phase development. Characteristic data and other specifications are design goals.
ICS reserves the right to change or discontinue these products without notice. Third party brands and names are the property of their respective owners.
CLKC8
CLKT9
CLKT8
V
DDQ
CLKC8

ICS98ULPA877AKILF-T Related Products

ICS98ULPA877AKILF-T ICS98ULPA877AH-T ICS98ULPA877AHILF-T ICS98ULPA877AKI-T ICS98ULPA877AHI-T ICS98ULPA877AK-T ICS98ULPA877AHLF-T
Description PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, ROHS COMPLIANT, PLASTIC, MLF-40 PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, PLASTIC, MO-205, M0-225, VFBGA-52 PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, ROHS COMPLIANT, PLASTIC, MO-205, M0-225, VFBGA-52 PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLASTIC, MLF-40 PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, PLASTIC, MO-205, M0-225, VFBGA-52 PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLASTIC, MLF-40 PLL Based Clock Driver, 98ULPA Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, ROHS COMPLIANT, PLASTIC, MO-205, M0-225, VFBGA-52
Is it lead-free? Lead free Contains lead Lead free Contains lead Contains lead Contains lead Lead free
Is it Rohs certified? conform to incompatible conform to incompatible incompatible incompatible conform to
Parts packaging code DFN BGA BGA DFN BGA DFN BGA
package instruction HVQCCN, LCC40,.24SQ,20 LFBGA, LFBGA, BGA52,6X10,25 HVQCCN, LFBGA, HVQCCN, LFBGA, BGA52,6X10,25
Contacts 40 52 52 40 52 40 52
Reach Compliance Code compliant not_compliant compliant compliant compliant compliant compliant
series 98ULPA 98ULPA 98ULPA 98ULPA 98ULPA 98ULPA 98ULPA
Input adjustment DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 code S-PQCC-N40 R-PBGA-B52 R-PBGA-B52 S-PQCC-N40 R-PBGA-B52 S-PQCC-N40 R-PBGA-B52
JESD-609 code e3 e0 e1 e0 e0 e0 e1
length 6 mm 7 mm 7 mm 6 mm 7 mm 6 mm 7 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Number of functions 1 1 1 1 1 1 1
Number of terminals 40 52 52 40 52 40 52
Actual output times 10 10 10 10 10 10 10
Maximum operating temperature 85 °C 70 °C 85 °C 85 °C 85 °C 70 °C 70 °C
Minimum operating temperature -40 °C - -40 °C -40 °C -40 °C - -
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code HVQCCN LFBGA LFBGA HVQCCN LFBGA HVQCCN LFBGA
Package shape SQUARE RECTANGULAR RECTANGULAR SQUARE RECTANGULAR SQUARE RECTANGULAR
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE GRID ARRAY, LOW PROFILE, FINE PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE GRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius) 260 225 260 225 225 225 260
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.04 ns 0.04 ns 0.04 ns 0.04 ns 0.04 ns 0.04 ns 0.04 ns
Maximum seat height 1 mm 1.31 mm 1.31 mm 1 mm 1.31 mm 1 mm 1.31 mm
Maximum supply voltage (Vsup) 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
Minimum supply voltage (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
Nominal supply voltage (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
surface mount YES YES YES YES YES YES YES
Temperature level INDUSTRIAL COMMERCIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
Terminal surface Matte Tin (Sn) - annealed Tin/Lead (Sn63Pb37) Tin/Silver/Copper (Sn/Ag/Cu) TIN LEAD TIN LEAD TIN LEAD Tin/Silver/Copper (Sn/Ag/Cu)
Terminal form NO LEAD BALL BALL NO LEAD BALL NO LEAD BALL
Terminal pitch 0.5 mm 0.65 mm 0.65 mm 0.5 mm 0.65 mm 0.5 mm 0.65 mm
Terminal location QUAD BOTTOM BOTTOM QUAD BOTTOM QUAD BOTTOM
Maximum time at peak reflow temperature 30 30 30 30 30 30 30
width 6 mm 4.5 mm 4.5 mm 6 mm 4.5 mm 6 mm 4.5 mm
minfmax 410 MHz 410 MHz 410 MHz 410 MHz 410 MHz 410 MHz 410 MHz
Base Number Matches 1 1 1 1 1 1 1
Humidity sensitivity level 3 3 3 - - - 3

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1148  717  166  1923  1576  24  15  4  39  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号