EEWORLDEEWORLDEEWORLD

Part Number

Search

U63764DK70G1

Description
8KX8 NON-VOLATILE SRAM, 70ns, PDIP28, 0.600 INCH, GREEN, PLASTIC, DIP-28
Categorystorage    storage   
File Size136KB,14 Pages
ManufacturerCypress Semiconductor
Environmental Compliance
Download Datasheet Parametric Compare View All

U63764DK70G1 Overview

8KX8 NON-VOLATILE SRAM, 70ns, PDIP28, 0.600 INCH, GREEN, PLASTIC, DIP-28

U63764DK70G1 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeDIP
package instructionDIP,
Contacts28
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time70 ns
JESD-30 codeR-PDIP-T28
JESD-609 codee3
length36.83 mm
memory density65536 bit
Memory IC TypeNON-VOLATILE SRAM
memory width8
Number of functions1
Number of terminals28
word count8192 words
character code8000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8KX8
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height4.57 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width15.24 mm
Base Number Matches1
Obsolete - Not Recommended for New Designs
U63764
CapStore
8K x 8 nvSRAM
Features
Description
The U63764 has two separate
modes of operation: SRAM mode
and nonvolatile mode. In SRAM
mode, the memory operates as an
ordinary static RAM. In non-volatile
operation, data is transferred in
parallel from SRAM to EEPROM or
from EEPROM to SRAM. In this
mode SRAM functions are disab-
led.
The U63764 is a static RAM with a
non-volatile electrically erasable
PROM (EEPROM) element incor-
porated in each static memory cell.
The SRAM can be read and written
an unlimited number of times, while
independent nonvolatile data resi-
des in EEPROM. Data transfers
from the SRAM to the EEPROM
(the STORE operation) take place
automatically upon power down
using charge stored in an integra-
ted capacitor. Transfers from the
EEPROM to the SRAM (the
RECALL operation) take place
automatically on power up. The
U63764 combines the ease of use
of an SRAM with nonvolatile data
integrity.
Pin Description
STORE cycles also may be initia-
ted under user control via a soft-
ware sequence.
Once a STORE cycle is initiated,
further input or output are disabled
until the cycle is completed.
Because a sequence of addresses
is used for STORE initiation, it is
important that no other read or
write accesses intervene in the
sequence or the sequence will be
aborted.
RECALL cycles may also be initia-
ted by a software sequence.
Internally, RECALL is a two step
procedure. First, the SRAM data is
cleared and second, the nonvola-
tile information is transferred into
the SRAM cells.
The RECALL operation in no way
alters the data in the EEPROM
cells. The nonvolatile data can be
recalled an unlimited number of
times.
The U63764 is pin compatible with
standard SRAMs and standard bat-
tery backed SRAMs.
CMOS non- volatile static RAM
8192 x 8 bits
70 ns Access Time
35 ns Output Enable Access Time
I
CC
= 15 mA at 200 ns Cycle Time
Unlimited Read and Write Cycles
to SRAM
Automatic STORE to EEPROM
on Power Down using charge
stored in an integrated capacitor
Software initiated STORE
Automatic STORE Timing
10
5
STORE cycles to EEPROM
10 years data retention in
EEPROM
Automatic RECALL on Power Up
Software RECALL Initiation
Unlimited RECALL cycles from
EEPROM
Single 5 V
±
10 % Operation
Operating temperature range:
0 to 70
°C
-40 to 85
°C
QS 9000 Quality Standard
ESD protection > 2000 V
(MIL STD 883C M3015.7)
RoHS compliance and Pb- free
Package: PDIP28 (600 mil)
Pin Configuration
n.c.
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
VCC
W
n.c.
A8
A9
A11
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
Signal Name
A0 - A12
DQ0 - DQ7
E
G
W
VCC
VSS
Signal Description
Address Inputs
Data In/Out
Chip Enable
Output Enable
Write Enable
Power Supply Voltage
Ground
PDIP
21
20
19
18
17
16
15
Top View
March 31, 2006
STK Control #ML0055
1
Rev 1.0

U63764DK70G1 Related Products

U63764DK70G1 U63764DK70 U63764DC70 U63764DC70G1
Description 8KX8 NON-VOLATILE SRAM, 70ns, PDIP28, 0.600 INCH, GREEN, PLASTIC, DIP-28 8KX8 NON-VOLATILE SRAM, 70ns, PDIP28, 0.600 INCH, PLASTIC, DIP-28 8KX8 NON-VOLATILE SRAM, 70ns, PDIP28, 0.600 INCH, PLASTIC, DIP-28 8KX8 NON-VOLATILE SRAM, 70ns, PDIP28, 0.600 INCH, GREEN, PLASTIC, DIP-28
Is it Rohs certified? conform to incompatible incompatible conform to
Parts packaging code DIP DIP DIP DIP
package instruction DIP, DIP, DIP, DIP,
Contacts 28 28 28 28
Reach Compliance Code unknown unknown unknown unknown
ECCN code EAR99 EAR99 EAR99 EAR99
Maximum access time 70 ns 70 ns 70 ns 70 ns
JESD-30 code R-PDIP-T28 R-PDIP-T28 R-PDIP-T28 R-PDIP-T28
JESD-609 code e3 e0 e0 e3
length 36.83 mm 36.83 mm 36.83 mm 36.83 mm
memory density 65536 bit 65536 bit 65536 bit 65536 bit
Memory IC Type NON-VOLATILE SRAM NON-VOLATILE SRAM NON-VOLATILE SRAM NON-VOLATILE SRAM
memory width 8 8 8 8
Number of functions 1 1 1 1
Number of terminals 28 28 28 28
word count 8192 words 8192 words 8192 words 8192 words
character code 8000 8000 8000 8000
Operating mode ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature 85 °C 85 °C 70 °C 70 °C
organize 8KX8 8KX8 8KX8 8KX8
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code DIP DIP DIP DIP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form IN-LINE IN-LINE IN-LINE IN-LINE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 4.57 mm 4.57 mm 4.57 mm 4.57 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V
Nominal supply voltage (Vsup) 5 V 5 V 5 V 5 V
surface mount NO NO NO NO
technology CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
Terminal surface Matte Tin (Sn) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Matte Tin (Sn)
Terminal form THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
Terminal pitch 2.54 mm 2.54 mm 2.54 mm 2.54 mm
Terminal location DUAL DUAL DUAL DUAL
width 15.24 mm 15.24 mm 15.24 mm 15.24 mm
Maker - Cypress Semiconductor Cypress Semiconductor Cypress Semiconductor

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1455  749  706  1350  27  30  16  15  28  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号