EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-9154505MXA

Description
UV PLD, 20ns, CMOS, WINDOWED, CERAMIC, LCC-44
CategoryProgrammable logic devices    Programmable logic   
File Size180KB,11 Pages
ManufacturerQP Semiconductor
Download Datasheet Parametric View All

5962-9154505MXA Overview

UV PLD, 20ns, CMOS, WINDOWED, CERAMIC, LCC-44

5962-9154505MXA Parametric

Parameter NameAttribute value
MakerQP Semiconductor
Parts packaging codeLCC
package instructionWQCCN,
Contacts44
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Other features24 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK
maximum clock frequency33 MHz
JESD-609 codee0
length16.55 mm
Dedicated input times13
Number of I/O lines24
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize13 DEDICATED INPUTS, 24 I/O
Output functionMACROCELL
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeWQCCN
Package formCHIP CARRIER, WINDOW
Programmable logic typeUV PLD
propagation delay20 ns
Certification statusNot Qualified
Filter levelMIL-STD-883
Maximum seat height3.05 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formNO LEAD
Terminal pitch1.27 mm
Terminal locationQUAD
width16.55 mm
Base Number Matches1
QPV2500 Family
L, H, B, BL, BQ & BQL
July 21, 2008
QPV2500 Programmable Logic Device, UV Erasable, High Speed
General Description
The QPV2500 Family features total compatibility with applications developed for the Atmel® ATV2500 family of parts.
QP Semiconductor manufacturers all six variants of this product family, each one is a direct replacement for it’s Atmel®
counterpart.
-
-
-
Logic Array with 416 product terms.
Output Macrocells with two flip-flops per Macrocell, 48 total, 72 Sum Terms.
Macrocell Configurations:
o
o
o
-
D-type or T-Type Flip-Flops (B, BL, BQ & BQL)
Direct Input Pin or Product Term Clocking
Combinational or Registered Internal Feedback
QP2500L
QP2500H
QP2500B
QP2500BL
0.5 mA
80
110
2
mA
mA
mA
mA
mA
Power ConsumptionTypical
o
o
o
o
o
o
QP2500BQ 30
QP2500BQL 2
-
The B, BL, BQ and BQL are software compatible with their respective counterparts and are backward
compatible with the L and H versions. The L and H products are compatible with their counterparts, and like
their counterparts are not forward compatible with the B, BL, BQ and BQL products.
The QPV2500 family is organized with a universal single and/or array. All feedback terms and I/O pins are always
available to every macrocell. Each of the 38 logic pins can be used as array inputs, along with the outputs of each
flip-flop.
Four product terms are input to each sum term that can also be combined with each macrocell’s three sum terms to
provide up to 12 product terms per sum term. For B, BL, BQ or BQL devices, each flip-flop can be individually
selected to be either a D-Type or T-Type flip-flop. 24 flip-flops may be bypassed to provide internal combinational
feedback.
Product terms can provide individual clocks and asynchronous resets for each flip-flop. Flip-flops can be
individually configured for direct input pin clocking. Each output has an individual enable product term. 8
synchronous preset product terms serve groups of either 4 or 8 flip-flops. Preload register functions are provided to
simplify application testing. All registers are automatically “reset” upon power up.
The QPV2500 family are straightforward and uniform PLDs. Macrocells are numbered from zero to 23. Each
macrocell, contains 17 AND gates. All AND Gates have 172 inputs. The five lowest product terms provide AR
1
,
CK
1
, CK
2
AR
2
and OE functionsl
Each Register can be loaded with either a one or a zero. Any state can be forced into the registers (one/H or
zero/L). The preload state is accessed by placing a 10.25-10.75 Vdc level on pin 38 (DIP) or pin 42 (Chip Carrier),
and then when the clock term (pin 21 – DIP / pin 23 – Chip Carrier) is pulsed high, the data on the I/O pins is loaded
into the 12 registers selected by the Q select and even/odd select pins. The Register 2 observability mode is
2945 Oakmead Village Ct, Santa Clara, CA 95051
Phone:
(408) 737-0992
Fax:
(408) 736—8708
Internet:
www.qpsemi.com

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 948  2901  210  1982  1628  20  59  5  40  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号