EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F9671001VRC

Description
AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDIP20
Categorysemiconductor    logic   
File Size222KB,3 Pages
ManufacturerIntersil ( Renesas )
Websitehttp://www.intersil.com/cda/home/
Download Datasheet Compare View All

5962F9671001VRC Overview

AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDIP20

ACS541MS
January 1996
Radiation Hardened Octal Buffer/
Line Driver Three-State
Pinouts
20 LEAD CERAMIC DUAL-IN-LINE
MIL-STD-1835 DESIGNATOR,
CDIP2-T20, LEAD FINISH C
TOP VIEW
OE1
A0
A1
A2
A3
A4
A5
A6
A7
1
2
3
4
5
6
7
8
9
20 VCC
19 OE2
18 Y0
17 Y1
16 Y2
15 Y3
14 Y4
13 Y5
12 Y6
11 Y7
Features
• Devices QML Qualified in Accordance with MIL-PRF-38535
• Detailed Electrical and Screening Requirements are Contained in
SMD# 5962-96710 and Intersil’s QM Plan
• 1.25 Micron Radiation Hardened SOS CMOS
• Total Dose . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . >300K RAD (Si)
• Single Event Upset (SEU) Immunity: <1 x 10
-10
Errors/Bit/Day
(Typ)
• SEU LET Threshold . . . . . . . . . . . . . . . . . . . . . . . >100 MEV-cm
2
/mg
• Dose Rate Upset . . . . . . . . . . . . . . . . >10
11
RAD (Si)/s, 20ns Pulse
• Dose Rate Survivability . . . . . . . . . . . >10
12
RAD (Si)/s, 20ns Pulse
• Latch-Up Free Under Any Conditions
• Military Temperature Range . . . . . . . . . . . . . . . . . . -55
o
C to +125
o
C
• Significant Power Reduction Compared to ALSTTL Logic
• DC Operating Voltage Range . . . . . . . . . . . . . . . . . . . . 4.5V to 5.5V
• Input Logic Levels
- VIL = 30% of VCC Max
- VIH = 70% of VCC Min
• Input Current
1µA at VOL, VOH
• Fast Propagation Delay . . . . . . . . . . . . . . . . 17ns (Max), 12ns (Typ)
GND 10
20 LEAD CERAMIC FLATPACK
MIL-STD-1835 DESIGNATOR,
CDFP4-F20, LEAD FINISH C
TOP VIEW
OE1
A0
A1
A2
A3
A4
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
VCC
OE2
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Description
The Intersil ACS541MS is a Radiation Hardened Octal Buffer/Line
Driver, with three-state outputs. The output enable pins OE1, OE2 con-
trol the Three-State outputs. If either enable is high the output will be in a
high impedance state. For data output both enables must be low.
The ACS541MS utilizes advanced CMOS/SOS technology to achieve
high-speed operation. This device is a member of a radiation hardened,
high-speed, CMOS/SOS Logic family.
The ACS541MS is supplied in a 20 lead Ceramic Flatpack (K suffix) or a
Ceramic Dual-In-Line package (D suffix).
A5
A6
A7
GND
Ordering Information
PART NUMBER
5962F9671001VRC
5962F9671001VXC
ACS541D/Sample
ACS541K/Sample
ACS541HMSR
TEMPERATURE RANGE
-55
o
C to +125
o
C
-55
o
C to +125
o
C
25
o
C
25
o
C
25
o
C
SCREENING LEVEL
MIL-PRF-38535 Class V
MIL-PRF-38535 Class V
Sample
Sample
Die
PACKAGE
20 Lead SBDIP
20 Lead Ceramic Flatpack
20 Lead SBDIP
20 Lead Ceramic Flatpack
Die
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright © Intersil Corporation 1999
Spec Number
1
518856
File Number
4085

5962F9671001VRC Related Products

5962F9671001VRC 5962F9671001VXC ACS541D ACS541HMSR ACS541K ACS541MS
Description AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDIP20 AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDFP20 AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDFP20 AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, UUC20 AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDFP20 AC SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDFP20
Power Supply Design for High-Speed ADC
Many applications today require high-speed sampling analog-to-digital converters (ADCs) with 12 bits of resolution or more so that users can make more accurate system measurements. However, higher res...
jingzhi1221 ADI Reference Circuit
PCB design considerations
[color=rgb(0,0,0)][font=SimSun][size=11pt]1. Overlapping pads Overlapping pads (except surface mount pads), that is, overlapping holes, will cause broken drill bits and wire damage when drilling multi...
ohahaha PCB Design
I am a recent graduate, what projects should I bring to apply for the job?
I am a 2008 graduate from a key university. Since I didn't study hard in college, I only passed the fourth and second level exams. It must be difficult to find a job. I want to find two MCU projects f...
ponylabsz Embedded System
What is the return value of this msgQReceive function?
What is the return value of this msgQReceive function?...
fengyongbo Embedded System
Some FPGA learning materials
1.design for embed image process on FPGA 2.easy to understand FPGA, second edition 3.VLSI implementation of fast one-dimensional DCT transform core...
247153481 FPGA/CPLD
【Lenovo-Recruitment】Test Development Engineer
Position Description: 1. Participate in product demand research and analysis according to work needs; 2. Be responsible for project testing, formulate test plans, and design test cases; 3. Execute tes...
Betty121 Recruitment

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1991  473  2269  630  646  41  10  46  13  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号