EEWORLDEEWORLDEEWORLD

Part Number

Search

74ABT377CMTC

Description
Octal D-Type Flip-Flop with Clock Enable
Categorylogic    logic   
File Size101KB,9 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74ABT377CMTC Online Shopping

Suppliers Part Number Price MOQ In stock  
74ABT377CMTC - - View Buy Now

74ABT377CMTC Overview

Octal D-Type Flip-Flop with Clock Enable

74ABT377CMTC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerFairchild
Parts packaging codeTSSOP
package instructionTSSOP, TSSOP20,.25
Contacts20
Reach Compliance Codecompli
Other featuresWITH HOLD MODE
seriesABT
JESD-30 codeR-PDSO-G20
JESD-609 codee0
length6.5 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeD FLIP-FLOP
Maximum Frequency@Nom-Su150000000 Hz
MaximumI(ol)0.064 A
Number of digits8
Number of functions1
Number of terminals20
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP20,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
power supply5 V
Maximum supply current (ICC)30 mA
propagation delay (tpd)6.8 ns
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyBICMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Trigger typePOSITIVE EDGE
width4.4 mm
minfmax150 MHz
Base Number Matches1
74ABT377 Octal D-Type Flip-Flop with Clock Enable
January 1993
Revised November 1999
74ABT377
Octal D-Type Flip-Flop with Clock Enable
General Description
The ABT377 has eight edge-triggered, D-type flip-flops
with individual D inputs and Q outputs. The common buff-
ered Clock (CP) input loads all flip-flops simultaneously
when the Clock Enable (CE) is LOW.
The register is fully edge-triggered. The state of each D
input, one setup time before the LOW-to-HIGH clock transi-
tion, is transferred to the corresponding flip-flop’s Q output.
The CE input must be stable only one setup time prior to
the LOW-to-HIGH clock transition for predictable operation.
Features
s
Clock enable for address and data synchronization
applications
s
Eight edge-triggered D-type flip-flops
s
Buffered common clock
s
See ABT273 for master reset version
s
See ABT373 for transparent latch version
s
See ABT374 for 3-STATE version
s
Output sink capability of 64 mA, source capability
of 32 mA
s
Guaranteed latchup protection
s
High impedance glitch free bus loading during entire
power up and power down cycle
s
Non-destructive hot insertion capability
s
Disable time less than enable time to avoid bus
contention
Ordering Code:
Order Number
74ABT377CSC
74ABT377CSJ
74ABT377CMSA
74ABT377CMTC
Package Number
M20B
M20D
MSA20
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300” Wide Body
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Pin Descriptions
Pin Names
D
0
–D
7
CE
CP
Q
0
–Q
7
Descriptions
Data Inputs
Clock Enable (Active LOW)
Clock Pulse Input
Data Outputs
Truth Table
Operating Mode
CP
Load “1”
Load “0”
Hold
(Do Nothing)
Inputs
Output
D
n
h
I
X
X
Q
n
H
L
No Change
No Change



X
CE
I
I
h
H
H
=
HIGH Voltage Level
L
=
LOW Voltage Level
X
=
Immaterial
=
LOW-to-HIGH Clock Transition
h
=
HIGH Voltage Level one setup time prior to the
LOW-to-HIGH Clock Transition
I
=
LOW Voltage Level one setup time prior to the
LOW-to-HIGH Clock Transition

© 1999 Fairchild Semiconductor Corporation
DS011550
www.fairchildsemi.com

74ABT377CMTC Related Products

74ABT377CMTC 74ABT377 74ABT377CMSA 74ABT377CSC 74ABT377CSJ
Description Octal D-Type Flip-Flop with Clock Enable Octal D-Type Flip-Flop with Clock Enable Octal D-Type Flip-Flop with Clock Enable Octal D-Type Flip-Flop with Clock Enable Octal D-Type Flip-Flop with Clock Enable
Is it Rohs certified? incompatible - conform to conform to conform to
Maker Fairchild - Fairchild Fairchild Fairchild
Parts packaging code TSSOP - SSOP SOIC SOIC
package instruction TSSOP, TSSOP20,.25 - 5.30 MM, EIAJ TYPE2, SSOP-20 SOP, SOP20,.4 5.30 MM, EIAJ TYPE2, SOP-20
Contacts 20 - 20 20 20
Reach Compliance Code compli - compliant unknown compli
Other features WITH HOLD MODE - WITH HOLD MODE WITH HOLD MODE WITH HOLD MODE
series ABT - ABT ABT ABT
JESD-30 code R-PDSO-G20 - R-PDSO-G20 R-PDSO-G20 R-PDSO-G20
JESD-609 code e0 - e3 e3 e3
length 6.5 mm - 7.2 mm 12.8 mm 12.6 mm
Load capacitance (CL) 50 pF - 50 pF 50 pF 50 pF
Logic integrated circuit type D FLIP-FLOP - D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
MaximumI(ol) 0.064 A - 0.064 A 0.064 A 0.064 A
Number of digits 8 - 8 8 8
Number of functions 1 - 1 1 1
Number of terminals 20 - 20 20 20
Maximum operating temperature 85 °C - 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C - -40 °C -40 °C -40 °C
Output polarity TRUE - TRUE TRUE TRUE
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSSOP - SSOP SOP SOP
Encapsulate equivalent code TSSOP20,.25 - SSOP20,.3 SOP20,.4 SOP20,.3
Package shape RECTANGULAR - RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH - SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE
power supply 5 V - 5 V 5 V 5 V
Maximum supply current (ICC) 30 mA - 30 mA 30 mA 30 mA
propagation delay (tpd) 6.8 ns - 6.8 ns 6.8 ns 6.8 ns
Certification status Not Qualified - Not Qualified Not Qualified Not Qualified
Maximum seat height 1.2 mm - 2.05 mm 2.65 mm 2.1 mm
Maximum supply voltage (Vsup) 5.5 V - 5.5 V 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V - 4.5 V 4.5 V 4.5 V
Nominal supply voltage (Vsup) 5 V - 5 V 5 V 5 V
surface mount YES - YES YES YES
technology BICMOS - BICMOS BICMOS BICMOS
Temperature level INDUSTRIAL - INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal surface Tin/Lead (Sn/Pb) - Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn)
Terminal form GULL WING - GULL WING GULL WING GULL WING
Terminal pitch 0.65 mm - 0.65 mm 1.27 mm 1.27 mm
Terminal location DUAL - DUAL DUAL DUAL
Trigger type POSITIVE EDGE - POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
width 4.4 mm - 5.3 mm 7.5 mm 5.3 mm
minfmax 150 MHz - 150 MHz 150 MHz 150 MHz
Base Number Matches 1 - 1 1 1
Humidity sensitivity level - - 1 1 1
Peak Reflow Temperature (Celsius) - - 260 260 260
Maximum time at peak reflow temperature - - NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2132  2699  2498  108  763  43  55  51  3  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号