EEWORLDEEWORLDEEWORLD

Part Number

Search

AGLP030-V2FCSG289ES

Description
FPGA, 3120 CLBS, 125000 GATES, PBGA289
Categorysemiconductor    Programmable logic devices   
File Size498KB,14 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

AGLP030-V2FCSG289ES Overview

FPGA, 3120 CLBS, 125000 GATES, PBGA289

AGLP030-V2FCSG289ES Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals289
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage1.58 V
Minimum supply/operating voltage1.42 V
Rated supply voltage1.5 V
Processing package description14 X 14 MM, 1.2 MM HEIGHT, 0.8 MM PITCH, ROHS COMPLIANT, CSP-289
Lead-freeYes
EU RoHS regulationsYes
stateACTIVE
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeGRID ARRAY, THIN PROFILE, FINE PITCH
surface mountYes
Terminal formBALL
Terminal spacing0.8000 mm
terminal coatingNOT SPECIFIED
Terminal locationBOTTOM
Packaging MaterialsPLASTIC/EPOXY
Temperature levelINDUSTRIAL
organize3120 CLBS, 125000 GATES
Number of configurable logic modules3120
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Number of equivalent gate circuits125000
v1.3
IGLOO PLUS Low-Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
5 µW Power Consumption in Flash*Freeze Mode
Low-Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Configurable Hold Previous State, Tristate, HIGH, or LOW
State per I/O in Flash*Freeze Mode
• Easy Entry To / Exit From Ultra-Low-Power Flash*Freeze Mode
®
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Advanced I/O
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—4 Banks per Chip on All
IGLOO
®
PLUS Devices
• Single-Ended
I/O
Standards:
LVTTL,
LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V
• Selectable Schmitt Trigger Inputs
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Small-Footprint Packages across the IGLOO
PLUS Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase
Shift, Multiply/Divide,
Delay
Capabilities, and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
Feature Rich
• 30 k to 125 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 212 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
Clock Conditioning Circuit (CCC) and PLL
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
AGLP030
30 k
256
792
5
1k
6
4
120
CS201, CS289
VQ128
AGLP060
60 k
512
1,584
10
18
4
Yes
1k
1
18
4
157
CS201, CS289
VQ176
AGLP125
125 k
1,024
3,120
16
36
8
Yes
1k
1
18
4
212
CS281, CS289
Table 1-1 •
IGLOO PLUS Product Family
IGLOO PLUS Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
Flash*Freeze Mode (typical, µW)
RAM kbits (1,024 bits)
4,608-Bit Blocks
Secure (AES) ISP
FlashROM Bits
Integrated PLL in CCCs
1
VersaNet Globals
2
I/O Banks
Maximum User I/Os
Package Pins
CS
VQ
Notes:
1. AGLP060 in CS201 does not support the PLL.
2. Six chip (main) and twelve quadrant global networks are available for AGLP060 and AGLP125.
† The AGLP030 device does not support this feature.
December 2008
© 2008 Actel Corporation
I
MSP430G2 Programming
I need a program that can realize the function of a simple calculator. It needs detailed comments. When the matrix keyboard is pressed, the corresponding number will be displayed on the digital tube. ...
py0pqu Microcontroller MCU
ST F7 Contest ~ Portable Oscilloscope ~ Demonstration Burning
Keil MDK516a development environment, f7 development board routine Demonstration Why are the icons displayed in a mess after burning?...
tianshuihu stm32/stm8
Friends in the capital, please take a look... Air purifiers that remove 99% of formaldehyde are basically a scam
[i=s]This post was last edited by azhiking on 2015-12-22 20:20[/i] [font=Verdana, Arial, 微软雅黑, 宋体][color=#001000][size=16px]“Removes 99% of formaldehyde”, “Efficiently removes PM2.5”… In the past two ...
azhiking Talking
Help: KEIL can execute the program step by step, but cannot automatically run the whole program
At first, I used the simplest experiment of lighting up an LED. The compilation was successful without any errors or warnings. I could execute the program in single step with STEP OVER in DEBUG mode, ...
skyjeankk MCU
About the memory FRAM of msp430fr2000!!
When I was using MSP430FR2000, we chose it because of its small memory, low price and few pins, but now we have encountered the problem of its memory. When I was writing the program, I introduced the ...
yg776 Microcontroller MCU
Modern Power Supply Design
...
wzt Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2825  610  2282  2220  1571  57  13  46  45  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号