EEWORLDEEWORLDEEWORLD

Part Number

Search

74VHC00NX

Description
AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14
Categorysemiconductor    logic   
File Size99KB,7 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74VHC00NX Overview

AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14

74VHC00NX Parametric

Parameter NameAttribute value
Number of functions4
Number of terminals14
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage5.5 V
Minimum supply/operating voltage2 V
Rated supply voltage5 V
Processing package description0.150 INCH, PLASTIC, SOIC-14
stateTRANSFERRED
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE
surface mountYes
Terminal formGULL WING
Terminal spacing1.27 mm
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelINDUSTRIAL
seriesAHC/VHC
Logic IC typeNAND
Number of inputs2
propagation delay TPD8.5 ns
74VHC00 Quad 2-Input NAND Gate
October 1992
Revised February 2005
74VHC00
Quad 2-Input NAND Gate
General Description
The VHC00 is an advanced high-speed CMOS 2-Input
NAND Gate fabricated with silicon gate CMOS technology.
It achieves the high-speed operation similar to equivalent
Bipolar Schottky TTL while maintaining the CMOS low
power dissipation. The internal circuit is composed of 3
stages, including buffer output, which provide high noise
immunity and stable output. An input protection circuit
insures that 0V to 7V can be applied to the input pins with-
out regard to the supply voltage. This device can be used
to interface 5V to 3V systems and two supply systems such
as battery backup. This circuit prevents device destruction
due to mismatched supply and input voltages.
Features
s
High Speed: t
PD
3.7ns (typ) at T
A
V
NIL
25
q
C
28% V
CC
(min)
s
High noise immunity: V
NIH
s
Low noise: V
OLP
s
Power down protection is provided on all inputs
0.8V (max)
2
P
A (max) at T
A
25
q
C
s
Low power dissipation: I
CC
s
Pin and function compatible with 74HC00
Ordering Code:
Order Number
74VHC00M
74VHC00MX_NL
74VHC00SJ
74VHC00MTC
74VHC00MTCX_NL
(Note 1)
74VHC00N
Package
Number
M14A
M14A
M14D
MTC14
MTC14
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Pb-Free 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Pb-Free 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Devices also available on Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Pb-Free package per JEDEC J-STD-020B.
Note 1:
“_NL” indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.
Logic Symbol
IEEE/IEC
Connection Diagram
Truth Table
Pin Descriptions
Pin Names
A
n
, B
n
O
n
Description
Inputs
Outputs
A
L
L
H
H
B
L
H
L
H
O
H
H
H
L
© 2005 Fairchild Semiconductor Corporation
DS011504
www.fairchildsemi.com

74VHC00NX Related Products

74VHC00NX 74VHC00MX_NL 74VHC00 74VHC00MTCX 74VHC00MTCX_NL 74VHC00N 74VHC00SJ
Description AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14 AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14 AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14 AHC/VHC/H/U/V SERIES, QUAD 2-INPUT NAND GATE, PDSO14 AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14 AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14 AHC/VHC SERIES, QUAD 2-INPUT NAND GATE, PDSO14
Number of functions 4 4 4 4 4 4 4
Number of terminals 14 14 14 14 14 14 14
Maximum operating temperature 85 Cel 85 °C 85 Cel 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 Cel -40 °C -40 Cel -40 °C -40 °C -40 °C -40 °C
surface mount Yes YES Yes YES YES NO YES
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING THROUGH-HOLE GULL WING
Terminal location DUAL DUAL DUAL DUAL DUAL DUAL DUAL
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
series AHC/VHC AHC/VHC AHC/VHC AHC/VHC AHC/VHC AHC/VHC AHC/VHC
Is it Rohs certified? - conform to - conform to conform to conform to conform to
Maker - Fairchild - Fairchild Fairchild Fairchild Fairchild
Parts packaging code - SOIC - TSSOP TSSOP DIP SOP
package instruction - SOP, SOP14,.25 - TSSOP, TSSOP14,.25 TSSOP, TSSOP14,.25 DIP, DIP14,.3 SOP, SOP14,.3
Contacts - 14 - 14 14 14 14
Reach Compliance Code - compli - compli compli compli compli
JESD-30 code - R-PDSO-G14 - R-PDSO-G14 R-PDSO-G14 R-PDIP-T14 R-PDSO-G14
JESD-609 code - e3 - e4 e3 e3 e3
length - 8.6235 mm - 5 mm 5 mm 19.18 mm 10.2 mm
Load capacitance (CL) - 50 pF - 50 pF 50 pF 50 pF 50 pF
Logic integrated circuit type - NAND GATE - NAND GATE NAND GATE NAND GATE NAND GATE
MaximumI(ol) - 0.008 A - 0.008 A 0.008 A 0.008 A 0.008 A
Humidity sensitivity level - 1 - 1 1 - 1
Number of entries - 2 - 2 2 2 2
Package body material - PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code - SOP - TSSOP TSSOP DIP SOP
Encapsulate equivalent code - SOP14,.25 - TSSOP14,.25 TSSOP14,.25 DIP14,.3 SOP14,.3
Package shape - RECTANGULAR - RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form - SMALL OUTLINE - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH IN-LINE SMALL OUTLINE
method of packing - TAPE AND REEL - TAPE AND REEL TAPE AND REEL RAIL RAIL
Peak Reflow Temperature (Celsius) - 260 - NOT SPECIFIED 260 NOT APPLICABLE 260
power supply - 2/5.5 V - 2/5.5 V 2/5.5 V 2/5.5 V 2/5.5 V
Prop。Delay @ Nom-Su - 8.5 ns - 8.5 ns 8.5 ns 8.5 ns 8.5 ns
propagation delay (tpd) - 13 ns - 13 ns 13 ns 13 ns 13 ns
Certification status - Not Qualified - Not Qualified Not Qualified Not Qualified Not Qualified
Schmitt trigger - NO - NO NO NO NO
Maximum seat height - 1.753 mm - 1.2 mm 1.2 mm 5.08 mm 2.1 mm
Maximum supply voltage (Vsup) - 5.5 V - 5.5 V 5.5 V 5.5 V 5.5 V
Minimum supply voltage (Vsup) - 2 V - 2 V 2 V 2 V 2 V
Nominal supply voltage (Vsup) - 3.3 V - 3.3 V 3.3 V 3.3 V 3.3 V
technology - CMOS - CMOS CMOS CMOS CMOS
Terminal surface - Matte Tin (Sn) - Nickel/Palladium/Gold (Ni/Pd/Au) Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn)
Terminal pitch - 1.27 mm - 0.65 mm 0.65 mm 2.54 mm 1.27 mm
Maximum time at peak reflow temperature - NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED NOT APPLICABLE 30
width - 3.9 mm - 4.4 mm 4.4 mm 7.62 mm 5.3 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 16  659  2136  2485  28  1  14  44  51  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号