EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8673ET36BGK-550I

Description
DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260
Categorystorage    storage   
File Size449KB,34 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS8673ET36BGK-550I Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8673ET36BGK-550I - - View Buy Now

GS8673ET36BGK-550I Overview

DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260

GS8673ET36BGK-550I Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
package instructionHBGA,
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Factory Lead Time12 weeks
Maximum access time0.4 ns
Other featuresIT ALSO OPERATES AT 1.35 V TYPICAL VOLTAGE
JESD-30 codeR-PBGA-B260
length22 mm
memory density75497472 bit
Memory IC TypeDDR SRAM
memory width36
Number of functions1
Number of terminals260
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
organize2MX36
Package body materialPLASTIC/EPOXY
encapsulated codeHBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, HEAT SINK/SLUG
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height2.3 mm
Maximum supply voltage (Vsup)1.4 V
Minimum supply voltage (Vsup)1.25 V
Nominal supply voltage (Vsup)1.3 V
surface mountYES
technologyCMOS
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
GS8673ET18/36BK-675/625/550/500
260-Ball BGA
Commercial Temp
Industrial Temp
Features
• On-Chip ECC with virtually zero SER
• Configurable Read Latency (3.0 or 2.0 cycles)
• Simultaneous Read and Write SigmaDDR-IIIe™ Interface
• Common I/O Bus
• Double Data Rate interface
• Burst of 2 Read and Write
• Pipelined read operation
• Fully coherent Read and Write pipelines
• 1.35V nominal V
DD
• 1.2V JESD8-16A BIC-3 Compliant Interface
• 1.5V HSTL Interface
• ZQ pin for programmable output drive impedance
• ZT for programmable input termination impedance
• Configurable Input Termination
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 260-ball, 14 mm x 22 mm, 1 mm ball pitch BGA package
–K: 5/6 RoHS-compliant package
–GK: 6/6 RoHS-compliant package
72Mb SigmaDDR-IIIe™
Burst of 2 ECCRAM™
Clocking and Addressing Schemes
675 MHz–500 MHz
1.35V V
DD
1.2V to 1.5V V
DDQ
The GS8673ET18/36BK SigmaDDR-IIIe ECCRAMs are
synchronous devices. They employ dual, single-ended master
clocks, CK and CK. These clocks are single-ended clock
inputs, not differential inputs to a single differential clock input
buffer. CK and CK are used to control the address and control
input registers, as well as all output timing.
The KD and KD clocks are dual mesochronous (with respect to
CK and CK) input clocks that are used to control the data input
registers. Consequently, data input setup and hold windows
can be optimized independently of address and control input
setup and hold windows.
Each internal read and write operation in a SigmaDDR-IIIe B2
ECCRAM is two times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore, the address
field of a SigmaDDR-IIIe B2 ECCRAM is always one address
pin less than the advertised index depth (e.g. the 4M x 18 has
2M addressable index).
SigmaDDR-IIIe™ Family Overview
SigmaDDR-IIIe ECCRAMs are the Common I/O half of the
SigmaQuad-IIIe/SigmaDDR-IIIe family of high performance
ECCRAMs. Although very similar to GSI's second generation
of networking SRAMs (the SigmaQuad-II/SigmaDDR-II
family), these third generation devices offer several new
features that help enable significantly higher performance.
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles, etc. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable SRAMs with no On-Chip ECC,
which typically have an SER of 200 FITs/Mb or more. SER
quoted above is based on reading taken at sea level.
Parameter Synopsis
Speed Bin
-675
-625
-550
-500
Operating Frequency
675 / 450 MHz
625 / 400 MHz
550 / 375 MHz
500 / 333 MHz
Data Rate (per pin)
1350 / 900 Mbps
1250 / 800 Mbps
1100 / 750 Mbps
1000 / 666 Mbps
Read Latency
3.0 / 2.0
3.0 / 2.0
3.0 / 2.0
3.0 / 2.0
V
DD
1.3V to 1.4V
1.3V to 1.4V
1.25V to 1.4V
1.25V to 1.4V
Rev: 1.06 5/2012
1/34
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS8673ET36BGK-550I Related Products

GS8673ET36BGK-550I GS8673ET36BGK-500I GS8673ET36BGK-500 GS8673ET36BGK-675 GS8673ET36BGK-675I GS8673ET36BGK-550 GS8673ET36BGK-625 GS8673ET36BGK-625I
Description DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260
Is it Rohs certified? conform to conform to conform to conform to conform to conform to conform to conform to
Maker GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology
package instruction HBGA, HBGA, HBGA, HBGA, HBGA, HBGA, HBGA, HBGA,
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant compliant
ECCN code 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B
Factory Lead Time 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks
Maximum access time 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns
JESD-30 code R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260
length 22 mm 22 mm 22 mm 22 mm 22 mm 22 mm 22 mm 22 mm
memory density 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit
Memory IC Type DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM
memory width 36 36 36 36 36 36 36 36
Number of functions 1 1 1 1 1 1 1 1
Number of terminals 260 260 260 260 260 260 260 260
word count 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words
character code 2000000 2000000 2000000 2000000 2000000 2000000 2000000 2000000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
organize 2MX36 2MX36 2MX36 2MX36 2MX36 2MX36 2MX36 2MX36
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code HBGA HBGA HBGA HBGA HBGA HBGA HBGA HBGA
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
Maximum seat height 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm
Maximum supply voltage (Vsup) 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V
Minimum supply voltage (Vsup) 1.25 V 1.25 V 1.25 V 1.3 V 1.3 V 1.25 V 1.3 V 1.3 V
Nominal supply voltage (Vsup) 1.3 V 1.3 V 1.3 V 1.35 V 1.35 V 1.3 V 1.35 V 1.35 V
surface mount YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Terminal form BALL BALL BALL BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
Base Number Matches 1 1 1 1 1 1 1 1
Wince6.0 allows IE to support FLASH
I am developing wince6.0 now, but the web page does not support flash, so I downloaded the R3 patch and installed it. There is an option called Internet Client Services Browser Application Flash Lite ...
xifangyu Embedded System
xilinx_HDL_Coding Art Skills
...
wanggq FPGA/CPLD
MSP430G2553 + cc1101 wiring problem
[img]data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAjYAAAFTCAIAAAClBdEWAAAgAElEQVR4Ae19TZI0O27kfGOz0Uon0zXGrHc6inZtNseQL qZda/cN6kOVP2+ARJAMZmRkpoc9ywcCjh96MICKquzXv/77v//7P/7jP/793//9f5XXv/7rv7r916//...
wz13625550312 Microcontroller MCU
[Suggestions] Suggestions on account review and post review mechanism
Recently, I found that there are a lot of spam accounts in the forum that send some spam posts, which seriously affect the order of the forum and the mood. {:1_133:} Here are a few immature suggestion...
wsmysyn Suggestions & Announcements
The voltage comparator outputs a negative value, why?
The voltage comparator outputs square waves that are all negative. How can I change them to positive values?...
@海风 Analogue and Mixed Signal
In Windows, MFC based on dialog project, CMyDlg cannot overload OnPaint()?
Compare to win32 MFC Dialog program, there is an OnPaint() function automatically generated under win32 CMyDlg. Wince MFC Dialog program, there is no OnPaint() function when it is automatically genera...
gzzhida Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 249  509  1308  858  762  5  11  27  18  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号