EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4128B-3T100C

Description
EE PLD, 4ns, 128-Cell, CMOS, PQFP100, TQFP-100
CategoryProgrammable logic devices    Programmable logic   
File Size697KB,67 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric Compare View All

LC4128B-3T100C Overview

EE PLD, 4ns, 128-Cell, CMOS, PQFP100, TQFP-100

LC4128B-3T100C Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerLattice
Parts packaging codeQFP
package instructionTQFP-100
Contacts100
Reach Compliance Codenot_compliant
ECCN codeEAR99
Other featuresYES
maximum clock frequency200 MHz
In-system programmableYES
JESD-30 codeS-PQFP-G100
JESD-609 codee0
JTAG BSTYES
length14 mm
Humidity sensitivity level3
Dedicated input times
Number of I/O lines64
Number of macro cells128
Number of terminals100
organize0 DEDICATED INPUTS, 64 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP100,.63SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)240
power supply1.8/3.3,2.5 V
Programmable logic typeEE PLD
propagation delay4 ns
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width14 mm
Base Number Matches1
ispMACH 4000V/B/C Family
TM
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
May 2002
Data Sheet
Features
High Performance
• f
MAX
= 380MHz maximum operating frequency
• t
PD
= 2.5ns propagation delay
• Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
32 to 512 macrocells
30 to 208 I/O pins
44 to 256 pins/balls in TQFP or fpBGA packages
Commercial and industrial temperature ranges
Easy System Integration
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
• 1.8V core E
2
CMOS
®
technology
• CMOS design techniques provide low static and
dynamic power
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C) supplies
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
Low Power
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C*
Macrocells
User I/O Options
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30/32
2.5
1.8
2.2
380
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C*
64
30/32/64
2.5
1.8
2.2
380
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C*
128
64/92
3.0
2.2
2.8
300
3.3/2.5/1.8V
ispMACH
4256V/B/C*
256
64/128/160
3.0
2.2
2.8
300
3.3/2.5/1.8V
ispMACH
4384V/B/C*
384
128/192
3.5
2.2
3.0
300
3.3/2.5/1.8V
ispMACH
4512V/B/C*
512
128/208
3.5
2.2
3.0
300
3.3/2.5/1.8V
100 TQFP
128 TQFP
100 TQFP
176 TQFP
256 fpBGA**
176 TQFP
256 fpBGA
176 TQFP
256 fpBGA
*Preliminary
**128-I/O and 160-I/O configurations.
www.latticesemi.com
1
ispm4k_07

LC4128B-3T100C Related Products

LC4128B-3T100C LC4128C-3T100C LC4128C-3T128C LC4128V-3T100C LC4128V-3T128C LC4128B-3T128C
Description EE PLD, 4ns, 128-Cell, CMOS, PQFP100, TQFP-100 EE PLD, 4ns, 128-Cell, CMOS, PQFP100, TQFP-100 EE PLD, 4ns, 128-Cell, CMOS, PQFP128, TQFP-128 EE PLD, 4ns, 128-Cell, CMOS, PQFP100, TQFP-100 EE PLD, 4ns, 128-Cell, CMOS, PQFP128, TQFP-128 EE PLD, 4ns, 128-Cell, CMOS, PQFP128, TQFP-128
Is it lead-free? Contains lead Contains lead Contains lead Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible incompatible
Parts packaging code QFP QFP QFP QFP QFP QFP
package instruction TQFP-100 TQFP-100 TQFP-128 TQFP-100 TQFP-128 TQFP-128
Contacts 100 100 128 100 128 128
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Other features YES 2.5V AND 3.3V SUPPLY VOLTAGE ALSO AVAILABLE 2.5V AND 3.3V SUPPLY VOLTAGE ALSO AVAILABLE YES YES YES
maximum clock frequency 200 MHz 200 MHz 200 MHz 200 MHz 200 MHz 200 MHz
In-system programmable YES YES YES YES YES YES
JESD-30 code S-PQFP-G100 S-PQFP-G100 S-PQFP-G128 S-PQFP-G100 S-PQFP-G128 S-PQFP-G128
JESD-609 code e0 e0 e0 e0 e0 e0
JTAG BST YES YES YES YES YES YES
length 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
Humidity sensitivity level 3 3 3 3 3 3
Number of I/O lines 64 64 92 64 92 92
Number of macro cells 128 128 128 128 128 128
Number of terminals 100 100 128 100 128 128
organize 0 DEDICATED INPUTS, 64 I/O 0 DEDICATED INPUTS, 64 I/O 0 DEDICATED INPUTS, 92 I/O 0 DEDICATED INPUTS, 64 I/O 0 DEDICATED INPUTS, 92 I/O 0 DEDICATED INPUTS, 92 I/O
Output function MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFQFP LFQFP LFQFP LFQFP LFQFP LFQFP
Encapsulate equivalent code QFP100,.63SQ,20 QFP100,.63SQ,20 QFP128,.64SQ,16 QFP100,.63SQ,20 QFP128,.64SQ,16 QFP128,.64SQ,16
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius) 240 240 240 240 240 240
power supply 1.8/3.3,2.5 V 1.8,1.8/3.3 V 1.8,1.8/3.3 V 1.8/3.3,3.3 V 1.8/3.3,3.3 V 1.8/3.3,2.5 V
Programmable logic type EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD
propagation delay 4 ns 4 ns 4 ns 4 ns 4 ns 4 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
Maximum supply voltage 2.7 V 1.95 V 1.95 V 3.6 V 3.6 V 2.7 V
Minimum supply voltage 2.3 V 1.65 V 1.65 V 3 V 3 V 2.3 V
Nominal supply voltage 2.5 V 1.8 V 1.8 V 3.3 V 3.3 V 2.5 V
surface mount YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn85Pb15) Tin/Lead (Sn/Pb) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.5 mm 0.5 mm 0.4 mm 0.5 mm 0.4 mm 0.4 mm
Terminal location QUAD QUAD QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature 30 30 30 30 30 30
width 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
Base Number Matches 1 1 1 1 1 1
Is Samacsys - N N N N -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 945  2016  537  897  2076  20  41  11  19  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号