EEWORLDEEWORLDEEWORLD

Part Number

Search

531RB1344M00DG

Description
LVPECL Output Clock Oscillator, 1344MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531RB1344M00DG Overview

LVPECL Output Clock Oscillator, 1344MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531RB1344M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1344 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
STM32 Marvell8686 SPI interface runs WIFI
A few days ago, I saw netizens using STM32 to run WIFI. I thought it was very interesting, so I wanted to start one myself.Since I just started and only send commands to scan wireless nodes, I want to...
stopfan stm32/stm8
[Video Sharing] Xilinx Engineers Explain 7 Series FPGAs
How do you determine the functionality of a new FPGA? Here is a Xilinx test engineer explaining the 7 series FPGA: [flash]http://player.youku.com/player.php/sid/XMTg3NDU0OTky/v.swf[/flash]...
心仪 FPGA/CPLD
Does PCF8591 have a fixed set of operating methods? Please help me.
It's like this, I want to change the value of the digital tube and the host computer (serial communication) by changing the PCF8591 peripheral potentiometer. I use I2C bus communication, and the assig...
想个名字0 51mcu
TI source file interrupt vector file for 28335
There are two interrupt vector source files for 28335 provided by TI, DSP2833x_DefaultIsr.c and DSP2833x_SWPrioritizedDefaultIsr.c. When I included these two files into the project, the prompt symbol ...
elvike Microcontroller MCU
Thyristor Quasi-Digital Trigger Integrated Circuit
Thyristor quasi-digital phase-shift trigger integrated circuit, single synchronous signal trigger....
liping_IC Industrial Control Electronics
A Fortune 500 company is urgently hiring embedded development engineers
-Proficient in C++, embedded programming, Unix, MFC, Vxworks -2 years of working experience -Bachelor degree or above -Proficient in English listening, speaking, reading and writing -Bachelor degree o...
thedegree Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 278  878  2587  2384  2207  6  18  53  48  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号