EEWORLDEEWORLDEEWORLD

Part Number

Search

74HC163PW

Description
Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16
Categorylogic    logic   
File Size240KB,23 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74HC163PW Online Shopping

Suppliers Part Number Price MOQ In stock  
74HC163PW - - View Buy Now

74HC163PW Overview

Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16

74HC163PW Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerNexperia
package instructionTSSOP,
Reach Compliance Codecompliant
Other featuresTCO OUTPUT
Counting directionUP
seriesHC/UH
JESD-30 codeR-PDSO-G16
JESD-609 codee4
length5 mm
Load capacitance (CL)50 pF
Load/preset inputYES
Logic integrated circuit typeBINARY COUNTER
Operating modeSYNCHRONOUS
Humidity sensitivity level1
Number of digits4
Number of functions1
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)56 ns
Certification statusNot Qualified
Maximum seat height1.1 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
Trigger typePOSITIVE EDGE
width4.4 mm
minfmax18 MHz
Base Number Matches1
74HC163; 74HCT163
Presettable synchronous 4-bit binary counter; synchronous
reset
Rev. 4 — 28 December 2015
Product data sheet
1. General description
The 74HC163; 74HCT163 is a synchronous presettable binary counter with an internal
look-head carry. Synchronous operation is provided by having all flip-flops clocked
simultaneously on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the
counters may be preset to a HIGH or LOW. A LOW at the parallel enable input (PE)
disables the counting action. It causes the data at the data inputs (D0 to D3) to be loaded
into the counter on the positive-going edge of the clock. Preset takes place regardless of
the levels at count enable inputs (CEP and CET). A LOW at the master reset input (MR)
sets Q0 to Q3 LOW after the next positive-going transition on the clock input (CP). This
action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous
reset feature enables the designer to modify the maximum count with only one external
NAND gate. The look-ahead carry simplifies serial cascading of the counters. Both CEP
and CET must be HIGH to count. The CET input is fed forward to enable the terminal
count output (TC). The TC output thus enabled will produce a HIGH output pulse of a
duration approximately equal to a HIGH output of Q0. This pulse can be used to enable
the next cascaded stage. Inputs include clamp diodes. This enables the use of current
limiting resistors to interface inputs to voltages in excess of V
CC
.
The CP to TC propagation delay and CEP to CP set-up time determine the maximum
clock frequency for the cascaded counters according to the following formula:
1
-
f
max
=
---------------------------------------------------------------------------------------
t
P
max
CPtoTC
+
t
SU
CEPtoCP
2. Features and benefits
Complies with JEDEC standard no. 7A
Input levels:
For 74HC163: CMOS level
For 74HCT163: TTL level
Synchronous counting and loading
2 count enable inputs for n-bit cascading
Synchronous reset
Positive-edge triggered clock
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74HC163PW Related Products

74HC163PW 74HC163DB 74HCT163D 74HCT163DB 74HCT163PW 74HC163D
Description Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16 Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16 Binary Counter, HCT Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16 Binary Counter, HCT Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16 Binary Counter, HCT Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16 Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16
Is it Rohs certified? conform to conform to conform to conform to conform to conform to
Maker Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia
package instruction TSSOP, SSOP, SOP, SSOP, TSSOP, SOP,
Reach Compliance Code compliant compliant compliant compliant compliant compliant
Other features TCO OUTPUT TCO OUTPUT TCO OUTPUT TCO OUTPUT TCO OUTPUT TCO OUTPUT
Counting direction UP UP UP UP UP UP
series HC/UH HC/UH HCT HCT HCT HC/UH
JESD-30 code R-PDSO-G16 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16
JESD-609 code e4 e4 e4 e4 e4 e4
length 5 mm 6.2 mm 9.9 mm 6.2 mm 5 mm 9.9 mm
Load capacitance (CL) 50 pF 50 pF 50 pF 50 pF 50 pF 50 pF
Load/preset input YES YES YES YES YES YES
Logic integrated circuit type BINARY COUNTER BINARY COUNTER BINARY COUNTER BINARY COUNTER BINARY COUNTER BINARY COUNTER
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Humidity sensitivity level 1 1 1 1 1 1
Number of digits 4 4 4 4 4 4
Number of functions 1 1 1 1 1 1
Number of terminals 16 16 16 16 16 16
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSSOP SSOP SOP SSOP TSSOP SOP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
Peak Reflow Temperature (Celsius) 260 260 260 260 260 260
propagation delay (tpd) 56 ns 56 ns 59 ns 59 ns 59 ns 56 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.1 mm 2 mm 1.75 mm 2 mm 1.1 mm 1.75 mm
Maximum supply voltage (Vsup) 6 V 6 V 5.5 V 5.5 V 5.5 V 6 V
Minimum supply voltage (Vsup) 2 V 2 V 4.5 V 4.5 V 4.5 V 2 V
Nominal supply voltage (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V
surface mount YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
Terminal surface Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm 1.27 mm 0.65 mm 0.65 mm 1.27 mm
Terminal location DUAL DUAL DUAL DUAL DUAL DUAL
Maximum time at peak reflow temperature 30 30 30 30 30 30
Trigger type POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
width 4.4 mm 5.3 mm 3.9 mm 5.3 mm 4.4 mm 3.9 mm
minfmax 18 MHz 18 MHz 17 MHz 17 MHz 17 MHz 18 MHz
Base Number Matches 1 1 1 1 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2368  37  2393  2202  2369  48  1  49  45  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号