EEWORLDEEWORLDEEWORLD

Part Number

Search

ASM5I9350G-32-LT

Description
Clock Generator, 200MHz, CMOS, PQFP32, GREEN, LQFP-32
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size473KB,12 Pages
ManufacturerPulseCore Semiconductor Corporation
Environmental Compliance
Download Datasheet Parametric Compare View All

ASM5I9350G-32-LT Overview

Clock Generator, 200MHz, CMOS, PQFP32, GREEN, LQFP-32

ASM5I9350G-32-LT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerPulseCore Semiconductor Corporation
package instructionGREEN, LQFP-32
Reach Compliance Codeunknown
JESD-30 codeS-PQFP-G32
JESD-609 codee3/e6
length7 mm
Number of terminals32
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency200 MHz
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE
Peak Reflow Temperature (Celsius)260
Master clock/crystal nominal frequency200 MHz
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN/TIN BISMUTH
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width7 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
July 2005
rev 0.2
3.3V 1:10 LVCMOS PLL Clock Generator
Features
Output frequency range: 25 MHz to 200 MHz
Input frequency range: 6.25 MHz to 31.25 MHz
2.5V or 3.3V operation
Split 2.5V/3.3V outputs
± 2.5% max Output duty cycle variation
Nine Clock outputs: Drive up to 18 clock lines
Two reference clock inputs: Xtal or LVCMOS
150pS max output-output skew
Phase-locked loop (PLL) bypass mode
‘SpreadTrak’
Output enable/disable
Pin-compatible with MPC9350 and CY29350.
Industrial temperature range: –40°C to +85°C
32-pin 1.0mm TQFP & LQFP Packages
ASM5I9350
The ASM5I9350 features Xtal and LVCMOS reference
clock inputs and provides nine outputs partitioned in four
banks of 1, 1, 2, and 5 outputs. Bank A divides the VCO
output by 2 or 4 while the other banks divide by 4 or 8 per
SEL(A:D) settings, see Table 2. These dividers allow
output to input ratios of 16:1, 8:1, 4:1, and 2:1. Each
LVCMOS compatible output can drive 50Ω series or
parallel
terminated
transmission
lines.
For
series
terminated transmission lines, each output can drive one or
two traces giving the device an effective fanout of 1:18.
The PLL is ensured stable given that the VCO is configured
to run between 200MHz to 500MHz. This allows a wide
range of output frequencies from 25MHz to 200MHz. The
internal VCO is running at multiples of the input reference
clock set by the feedback divider, see Table 1.
When PLL_EN is LOW, PLL is bypassed and the reference
clock directly feeds the output dividers. This mode is fully
static and the minimum input clock frequency specification
Functional Description
The
ASM5I9350
is
a
low-voltage
high-performance
does not apply.
200MHz PLL-based clock driver designed for high speed
clock distribution applications.
Alliance Semiconductor
2575, Augustine Drive
Santa Clara, CA
Tel: 408.855.4900
Fax: 408.855.4999
www.alsc.com
Notice: The information in this document is subject to change without notice.

ASM5I9350G-32-LT Related Products

ASM5I9350G-32-LT ASM5I9350G-32-ET ASM5I9350-32-LT ASM5I9350-32-ET
Description Clock Generator, 200MHz, CMOS, PQFP32, GREEN, LQFP-32 Clock Generator, 200MHz, CMOS, PQFP32, 1 MM HEIGHT, GREEN, TQFP-32 Clock Generator, 200MHz, CMOS, PQFP32, LQFP-32 Clock Generator, 200MHz, CMOS, PQFP32, 1 MM HEIGHT, TQFP-32
Is it Rohs certified? conform to conform to incompatible incompatible
Maker PulseCore Semiconductor Corporation PulseCore Semiconductor Corporation PulseCore Semiconductor Corporation PulseCore Semiconductor Corporation
package instruction GREEN, LQFP-32 1 MM HEIGHT, GREEN, TQFP-32 LQFP-32 1 MM HEIGHT, TQFP-32
Reach Compliance Code unknown unknown unknown unknown
JESD-30 code S-PQFP-G32 S-PQFP-G32 S-PQFP-G32 S-PQFP-G32
JESD-609 code e3/e6 e3/e6 e0 e0
length 7 mm 7 mm 7 mm 7 mm
Number of terminals 32 32 32 32
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C
Maximum output clock frequency 200 MHz 200 MHz 200 MHz 200 MHz
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LQFP TQFP LQFP TQFP
Package shape SQUARE SQUARE SQUARE SQUARE
Package form FLATPACK, LOW PROFILE FLATPACK, THIN PROFILE FLATPACK, LOW PROFILE FLATPACK, THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260 NOT SPECIFIED NOT SPECIFIED
Master clock/crystal nominal frequency 200 MHz 200 MHz 200 MHz 200 MHz
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.2 mm 1.6 mm 1.2 mm
Maximum supply voltage 3.465 V 3.465 V 3.465 V 3.465 V
Minimum supply voltage 3.135 V 3.135 V 3.135 V 3.135 V
Nominal supply voltage 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal surface MATTE TIN/TIN BISMUTH MATTE TIN/TIN BISMUTH TIN LEAD TIN LEAD
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.8 mm 0.8 mm 0.8 mm 0.8 mm
Terminal location QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature 40 40 NOT SPECIFIED NOT SPECIFIED
width 7 mm 7 mm 7 mm 7 mm
uPs/uCs/peripheral integrated circuit type CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
Worth reading: [Homemade FOC Driver] A simple explanation of FOC algorithm and SVPWM technology
I saw Zhihuijun's [homemade] robot's heart--ultra-mini FOC vector control driver [hardcore] I'm so envious that I want to make my own. Is there anyone like me in the forum?The FOC principle mentioned ...
蓝猫淘气 Robotics Development
【Help】Image processing, image recognition, intelligent video
Thank you for the forum for providing us with a place to exchange technology! I have contracted a project, but I am a little confused about the technology, so I came to the forum for help! A 50*50cm s...
eemailesi MCU
Sincerely apply for CycloneV evaluation board
I am currently working on the autonomous flight, path planning and barrier research of small unmanned helicopters. The basic platform has been built, and I hope to move the control algorithm to FPGA. ...
garyhappy4 FPGA/CPLD
Research on SoC Prototype Verification Technology
Rapid system prototyping technology has become one of the main means of SoC (system on chip) verification, but most prototype descriptions still use Verilog/VHDL language, which has low description ef...
fighting Industrial Control Electronics
I have never understood these two lines of code. Please help me.
BCSCTL1 = CALBC1_1MHZ; //Set DCO to 1MHZDCOCTL =CALBC1_1MHZ;Does this mean that the DCO is selected to provide a 1MHz clock frequency?[[i]This post was last edited by cfg on 2011-8-3 23:15[/i]]...
cfg Microcontroller MCU
DC Analysis Problems of Constant Current Source as Active Load
Please help me, experts. See the attachment for the question. Thank you....
水汤汤 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 874  2237  1177  2120  1519  18  46  24  43  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号