EEWORLDEEWORLDEEWORLD

Part Number

Search

CDP1851CDX

Description
20 I/O, PIA-GENERAL PURPOSE, CDIP40, SIDE BRAZED, CERAMIC, DIP-40
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size180KB,16 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric Compare View All

CDP1851CDX Overview

20 I/O, PIA-GENERAL PURPOSE, CDIP40, SIDE BRAZED, CERAMIC, DIP-40

CDP1851CDX Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerRenesas Electronics Corporation
Parts packaging codeDIP
package instructionSIDE BRAZED, CERAMIC, DIP-40
Contacts40
Reach Compliance Codenot_compliant
ECCN codeEAR99
JESD-30 codeR-CDIP-T40
JESD-609 codee0
Number of digits10
Number of I/O lines20
Number of ports2
Number of terminals40
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Encapsulate equivalent codeDIP40,.6
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Certification statusNot Qualified
Maximum seat height5.72 mm
Maximum supply voltage6.5 V
Minimum supply voltage4 V
Nominal supply voltage5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width15.24 mm
uPs/uCs/peripheral integrated circuit typePARALLEL IO PORT, GENERAL PURPOSE
TM
CDP1855,
CDP1855C
8-Bit Programmable
Multiply/Divide Unit
March 1997
Features
• 8-Bit by 8-Bit Multiply or 16
÷
8-Bit Divide in 5.6µs at
5V or 2.8µs at 10V
• Direct Interface to CDP1800-Series Microprocessors
• Easy Interface to Other 8-Bit Microprocessors
• Significantly Increases Throughput of Microprocessor
Used for Arithmetic Calculations
• Cascadable Up to 4 Units for 32-Bit by 32-Bit Multiply
or 64
÷
32-Bit Divide
Description
The CDP1855 and CDP1855C are CMOS 8-bit multi-
ply/divide units which can be used to greatly increase the
capabilities of 8-bit microprocessors. They perform multiply
and divide operations on unsigned, binary operators. In
general, microprocessors do not contain multiply or divide
instructions and even efficiently coded multiply or divide
subroutines require considerable memory and execution
time. These multiply/divide units directly interface to the
CDP1800-series microprocessors via the N-lines and can
easily be configured to fit in either the memory or I/O space
of other 8-bit microprocessors.
The multiple/divide unit is based on a method of multiplying
by add and shift right operations and dividing by subtract and
shift left operations. The device is structured to permit cas-
cading identical units to handle operands up to 32 bits.
The CDP1855 and CDP1855C are functionally identical.
They differ in that the CDP1855 has a recommended
operating voltage range of 4V to 10.5V, and the CDP1855C,
a recommended operating voltage range of 4V to 6.5V.
The CDP1855 and CDP1855C types are supplied in a 28
lead hermetic dual-in-line ceramic package (D suffix) and in
a 28 lead dual-in-line plastic package (E suffix). The
CDP1855C is also available in chip form (H suffix).
Ordering Information
PACKAGE TEMP. RANGE
PDIP
Burn-In
SBDIP
Burn-In
5V
10V
PKG.
NO.
-40
o
C to +85
o
C CDP1855CE
CDP1855CEX
CDP1855E E28.6
-
E28.6
-40
o
C to +85
o
C CDP1855CD CDP1855D D28.6
CDP1855CDX
-
D28.6
Pinout
28 LEAD DIP
TOP VIEW
CE 1
CLEAR 2
CTL 3
C.O./O.F. 4
Y
L
5
Z
L
6
SHIFT 7
CLK 8
STB 9
RD/WE 10
RA2 11
RA1 12
RA0 13
V
SS
14
28 V
DD
27 CN0
26 CN1
25 CI
24 Y
R
23 Z
R
22 BUS 7
21 BUS 6
20 BUS 5
19 BUS 4
18 BUS 3
17 BUS 2
16 BUS 1
15 BUS 0
Circuit Configuration
+V
CLEAR
XTAL
N0
N1
N2
TPB
MRD
CDP1802
Y
L
Z
R
CTL
EF
C0
Y
R
Z
L
BUS
CLK
RA0
RA1
RA2
STB
CLEAR
CE
C1
CN0
CN1
RD/WE
CDP1855
BUS
FIGURE 1. MDU ADDRESSED AS I/O DEVICE
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
|
Intersil (and design) is a trademark of Intersil Americas Inc.
1
Copyright © Intersil Americas Inc. 2002. All Rights Reserved
File Number
1053.2

CDP1851CDX Related Products

CDP1851CDX CDP1851DX CDP1851CEX
Description 20 I/O, PIA-GENERAL PURPOSE, CDIP40, SIDE BRAZED, CERAMIC, DIP-40 20 I/O, PIA-GENERAL PURPOSE, CDIP40 20 I/O, PIA-GENERAL PURPOSE, PDIP40, PLASTIC, DIP-40
Is it Rohs certified? incompatible incompatible incompatible
Maker Renesas Electronics Corporation Renesas Electronics Corporation Renesas Electronics Corporation
package instruction SIDE BRAZED, CERAMIC, DIP-40 SIDE BRAZED, CERAMIC, DIP-40 PLASTIC, DIP-40
Reach Compliance Code not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99
JESD-30 code R-CDIP-T40 R-CDIP-T40 R-PDIP-T40
JESD-609 code e0 e0 e0
Number of digits 10 10 10
Number of I/O lines 20 20 20
Number of ports 2 2 2
Number of terminals 40 40 40
Maximum operating temperature 125 °C 85 °C 85 °C
Minimum operating temperature -55 °C -40 °C -40 °C
Package body material CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED PLASTIC/EPOXY
encapsulated code DIP DIP DIP
Encapsulate equivalent code DIP40,.6 DIP40,.6 DIP40,.6
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form IN-LINE IN-LINE IN-LINE
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
power supply 5 V 5/10 V 5 V
Certification status Not Qualified Not Qualified Not Qualified
Maximum supply voltage 6.5 V 10.5 V 6.5 V
Minimum supply voltage 4 V 4 V 4 V
Nominal supply voltage 5 V 10 V 5 V
surface mount NO NO NO
technology CMOS CMOS CMOS
Temperature level MILITARY INDUSTRIAL INDUSTRIAL
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
Terminal pitch 2.54 mm 2.54 mm 2.54 mm
Terminal location DUAL DUAL DUAL
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
uPs/uCs/peripheral integrated circuit type PARALLEL IO PORT, GENERAL PURPOSE PARALLEL IO PORT, GENERAL PURPOSE PARALLEL IO PORT, GENERAL PURPOSE
Parts packaging code DIP DIP -
Contacts 40 40 -
Maximum seat height 5.72 mm - 6.35 mm
width 15.24 mm - 15.24 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1224  677  1904  2571  970  25  14  39  52  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号