EEWORLDEEWORLDEEWORLD

Part Number

Search

531DB1237M00DG

Description
CMOS/TTL Output Clock Oscillator, 1237MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531DB1237M00DG Overview

CMOS/TTL Output Clock Oscillator, 1237MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531DB1237M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1237 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Please solve it~~
Use the STM32 development board to make a wireless optical communication system. The complete function of STM32 is to use the serial port interrupt method to receive the data sent by the PC and then p...
matianli111 Embedded System
【TI Classic】LMK0480X holdover function analysis
[size=4]Dear friends, a new week has begun. I hope you can gain more in your work, study and life! [/size]:)[size=4]Today, the editor brings you the "LMK0480X holdover function analysis" created by th...
德州仪器 Analogue and Mixed Signal
DSP Integrated Development Environment CCS Development Guide
"DSP Integrated Development Environment CCS Development Guide" can help beginners quickly become familiar with the CCS integrated development environment. It is highly recommended!...
songbo Analog electronics
Is it true that STM32 can run at 72M?
Some people say that ST's FLASH is at fastest at 24M, and the CPU has to wait for 2 cycles at 72M, which means it cannot reach 72M. It would be meaningless if it could run in SRAM....
wanghongzhi1986 stm32/stm8
Toshiba Photorelay TLP3547 Review - Switch Response Parameters
[i=s]This post was last edited by morniglory on 2018-9-15 13:31[/i] The switch time response parameters of TLP3547 were mainly tested: The circuit is as follows:According to the manual, RL=200 ohms ar...
morniglory Toshiba Photorelays TLP3547 Review
TI Wireless MCU Offline Automatic Burning Instructions
In order to solve the problem of slow burning speed and difficulty in protecting intellectual property rights when using emulators in mass production, an offline automatic burning tool is now provided...
灞波儿奔 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2216  992  2238  429  1598  45  20  46  9  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号