EEWORLDEEWORLDEEWORLD

Part Number

Search

EP2C20F484C8N

Description
FPGA, 1172 CLBS, 402.5 MHz, PBGA484
CategoryProgrammable logic devices    Programmable logic   
File Size957KB,168 Pages
ManufacturerAltera (Intel)
Environmental Compliance
Download Datasheet Parametric Compare View All

EP2C20F484C8N Online Shopping

Suppliers Part Number Price MOQ In stock  
EP2C20F484C8N - - View Buy Now

EP2C20F484C8N Overview

FPGA, 1172 CLBS, 402.5 MHz, PBGA484

EP2C20F484C8N Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerAltera (Intel)
Parts packaging codeBGA
package instructionLEAD FREE, FBGA-484
Contacts484
Reach Compliance Codeunknow
Other featuresALSO REQUIRES 3.3 SUPPLY
maximum clock frequency402.5 MHz
JESD-30 codeS-PBGA-B484
JESD-609 codee1
length23 mm
Humidity sensitivity level3
Configurable number of logic blocks1172
Number of entries315
Number of logical units18752
Output times299
Number of terminals484
Maximum operating temperature85 °C
Minimum operating temperature
organize1172 CLBS
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA484,22X22,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)260
power supply1.2,1.5/3.3,3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.6 mm
Maximum supply voltage1.25 V
Minimum supply voltage1.15 V
Nominal supply voltage1.2 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width23 mm
Section I. Cyclone II
Device Family Data Sheet
This section provides information for board layout designers to
successfully layout their boards for Cyclone
®
II devices. It contains the
required PCB layout guidelines, device pin tables, and package
specifications.
This section includes the following chapters:
Chapter 1. Introduction
Chapter 2. Cyclone II Architecture
Chapter 3. Configuration & Testing
Chapter 4. Hot Socketing & Power-On Reset
Chapter 5. DC Characteristics and Timing Specifications
Chapter 6. Reference & Ordering Information
Revision History
Refer to each chapter for its own specific revision history. For information
on when each chapter was updated, refer to the Chapter Revision Dates
section, which appears in the complete handbook.
Altera Corporation
Section I–1
Preliminary

EP2C20F484C8N Related Products

EP2C20F484C8N EP2C20AF256I8N EP2C35U484C8 EP2C50F672C8N EP2C70F672C8N EP2C70F896C8N EP2C20F484I8N
Description FPGA, 1172 CLBS, 402.5 MHz, PBGA484 FPGA, 1172 CLBS, 402.5 MHz, PBGA256 FPGA, 903 CLBS, 402.5 MHz, PBGA256 FPGA, 3158 CLBS, 402.5 MHz, PBGA672 FPGA, 903 CLBS, 402.5 MHz, PBGA256 FPGA, 4276 CLBS, 402.5 MHz, PBGA896 FPGA, 1172 CLBS, 402.5 MHz, PBGA484
Is it lead-free? Lead free Lead free Contains lead Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to incompatible conform to conform to conform to conform to
Parts packaging code BGA BGA BGA BGA BGA BGA BGA
package instruction LEAD FREE, FBGA-484 LEAD FREE, FBGA-256 UBGA-484 LEAD FREE, FBGA-672 LEAD FREE, FBGA-672 LEAD FREE, FBGA-896 LEAD FREE, FBGA-484
Contacts 484 256 484 672 672 896 484
Reach Compliance Code unknow unknow _compli unknow unknow unknow unknow
Other features ALSO REQUIRES 3.3 SUPPLY ALSO REQUIRES 3.3 SUPPLY ALSO REQUIRES 3.3 SUPPLY ALSO REQUIRES 3.3 SUPPLY ALSO REQUIRES 3.3 SUPPLY ALSO REQUIRES 3.3 SUPPLY ALSO REQUIRES 3.3 SUPPLY
maximum clock frequency 402.5 MHz 402.5 MHz 402.5 MHz 402.5 MHz 402.5 MHz 402.5 MHz 402.5 MHz
JESD-30 code S-PBGA-B484 S-PBGA-B256 S-PBGA-B484 S-PBGA-B672 S-PBGA-B672 S-PBGA-B896 S-PBGA-B484
JESD-609 code e1 e1 e0 e1 e1 e1 e1
length 23 mm 17 mm 19 mm 27 mm 27 mm 31 mm 23 mm
Humidity sensitivity level 3 3 3 3 3 3 3
Configurable number of logic blocks 1172 1172 2076 3158 4276 4276 1172
Number of entries 315 152 322 450 422 622 315
Number of logical units 18752 18752 33216 50528 68416 68416 18752
Output times 299 136 306 434 406 606 299
Number of terminals 484 256 484 672 672 896 484
organize 1172 CLBS 1172 CLBS 2076 CLBS 3158 CLBS 4276 CLBS 4276 CLBS 1172 CLBS
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA LBGA FBGA BGA BGA BGA BGA
Encapsulate equivalent code BGA484,22X22,40 BGA256,16X16,40 BGA484,22X22,40 BGA672,26X26,40 BGA672,26X26,40 BGA896,30X30,40 BGA484,22X22,40
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY, LOW PROFILE GRID ARRAY, FINE PITCH GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) 260 260 220 260 260 260 260
power supply 1.2,1.5/3.3,3.3 V 1.2,1.5/3.3,3.3 V 1.2,1.5/3.3,3.3 V 1.2,1.5/3.3,3.3 V 1.2,1.5/3.3,3.3 V 1.2,1.5/3.3,3.3 V 1.2,1.5/3.3,3.3 V
Programmable logic type FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 2.6 mm 1.55 mm 2.2 mm 2.6 mm 2.6 mm 2.6 mm 2.6 mm
Maximum supply voltage 1.25 V 1.25 V 1.25 V 1.25 V 1.25 V 1.25 V 1.25 V
Minimum supply voltage 1.15 V 1.15 V 1.15 V 1.15 V 1.15 V 1.15 V 1.15 V
Nominal supply voltage 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V
surface mount YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn96.5Ag3.0Cu0.5)
Terminal form BALL BALL BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 0.8 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 40 40 30 40 40 40 30
width 23 mm 17 mm 19 mm 27 mm 27 mm 31 mm 23 mm
Maker Altera (Intel) Altera (Intel) Altera (Intel) - Altera (Intel) Altera (Intel) Altera (Intel)
Maximum operating temperature 85 °C - 85 °C 85 °C 85 °C 85 °C -
Temperature level OTHER - OTHER OTHER OTHER OTHER -
ECCN code - - 3A991 3A991 3A991 3A001.A.7.A 3A991

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2832  701  603  547  2138  58  15  13  12  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号