EEWORLDEEWORLDEEWORLD

Part Number

Search

IS43R86400D-4BL

Description
DDR DRAM, 64MX8, 0.7ns, CMOS, PBGA60, 13 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, TFBGA-60
Categorystorage    storage   
File Size987KB,34 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance  
Download Datasheet Parametric Compare View All

IS43R86400D-4BL Overview

DDR DRAM, 64MX8, 0.7ns, CMOS, PBGA60, 13 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, TFBGA-60

IS43R86400D-4BL Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionTBGA,
Contacts60
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time0.7 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B60
JESD-609 codee1
length13 mm
memory density536870912 bit
Memory IC TypeDDR DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals60
word count67108864 words
character code64000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)2.6 V
Minimum supply voltage (Vsup)2.4 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width8 mm
IS43/46R86400D
IS43/46R16320D, IS43/46R32160D
16Mx32, 32Mx16, 64Mx8 
512Mb DDR SDRAM
FEATURES
VDD and VDDQ: 2.5V ± 0.2V (-5, -6)
VDD and VDDQ: 2.5V ± 0.1V (-4)
SSTL_2 compatible I/O
Double-data rate architecture; two data transfers
per clock cycle
Bidirectional, data strobe (DQS) is transmitted/
received with data, to be used in capturing data
at the receiver
DQS is edge-aligned with data for READs and
centre-aligned with data for WRITEs
Differential clock inputs (CK and CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge;
data and data mask referenced to both edges of
DQS
Four internal banks for concurrent operation
Data Mask for write data. DM masks write data
at both rising and falling edges of data strobe
Burst Length: 2, 4 and 8
Burst Type: Sequential and Interleave mode
Programmable CAS latency: 2, 2.5 and 3
Auto Refresh and Self Refresh Modes
Auto Precharge
PRELIMINARY INFORMATION
SEPTEMBER 2010
DEVICE OVERVIEW
ISSI’s 512-Mbit DDR SDRAM achieves high speed data
transfer using pipeline architecture and two data word
accesses per clock cycle. The 536,870,912-bit memory
array is internally organized as four banks of 128Mb to
allow concurrent operations. The pipeline allows Read
and Write burst accesses to be virtually continuous, with
the option to concatenate or truncate the bursts. The
programmable features of burst length, burst sequence
and CAS latency enable further advantages. The device
is available in 8-bit, 16-bit and 32-bit data word size
Input data is registered on the I/O pins on both edges
of Data Strobe signal(s), while output data is referenced
to both edges of Data Strobe and both edges of CLK.
Commands are registered on the positive edges of CLK.
An Auto Refresh mode is provided, along with a Self
Refresh mode. All I/Os are SSTL_2 compatible.
ADDRESS TABLE
Parameter
Configuration
16M x 32
4M x 32 x 4
banks
32M x 16
8M x 16 x 4
banks
BA0, BA1
A10/AP
64M x 8
16M x 8 x 4
banks
BA0, BA1
A10/AP
Bank Address BA0, BA1
Pins
Autoprecharge A8/AP
Pins
Row Address
Column
Address
8K(A0 – A12)
512(A0 – A7,
A9)
8K(A0 – A12) 8K(A0 – A12)
1K(A0 – A9)
8K / 64ms
8K / 16ms
2K(A0 – A9,
A11)
8K / 64ms
8K / 16ms
OPTIONS
• Configuration(s): 16Mx32, 32Mx16, and 64Mx8
• Package(s): 144 Ball BGA (x32), 66-pin TSOP-II
(x8, x16), and 60 Ball BGA (x8, x16)
• Lead-free package
• Temperature Range:
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
Automotive, A1 (-40°C to +85°C)
Automotive, A2 (-40°C to +105°C)
Refresh Count
Com./Ind./A1 8K / 64ms
A2
8K / 16ms
KEY TIMING PARAMETERS
Speed Grade 
-4 
-5 
x8, x16 only   
F
ck
Max CL = 3
250 200
F
ck
Max CL = 2.5
167
F
ck
Max CL = 2
133
-6 
Units 
MHz
MHz
MHz
167
167
133
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the
latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can rea-
sonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applica-
tions unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev.  00B
08/13/10
1

IS43R86400D-4BL Related Products

IS43R86400D-4BL IS43R86400D-4TL
Description DDR DRAM, 64MX8, 0.7ns, CMOS, PBGA60, 13 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, TFBGA-60 DDR DRAM, 64MX8, 0.7ns, CMOS, PDSO66, 0.400 INCH, LEAD FREE, TSOP2-66
Is it lead-free? Lead free Lead free
Is it Rohs certified? conform to conform to
Maker Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI )
Parts packaging code BGA TSOP2
package instruction TBGA, TSOP2,
Contacts 60 66
Reach Compliance Code compliant compliant
ECCN code EAR99 EAR99
access mode FOUR BANK PAGE BURST FOUR BANK PAGE BURST
Maximum access time 0.7 ns 0.7 ns
Other features AUTO/SELF REFRESH AUTO/SELF REFRESH
JESD-30 code R-PBGA-B60 R-PDSO-G66
JESD-609 code e1 e3
length 13 mm 22.22 mm
memory density 536870912 bit 536870912 bit
Memory IC Type DDR DRAM DDR DRAM
memory width 8 8
Number of functions 1 1
Number of ports 1 1
Number of terminals 60 66
word count 67108864 words 67108864 words
character code 64000000 64000000
Operating mode SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C
organize 64MX8 64MX8
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TBGA TSOP2
Package shape RECTANGULAR RECTANGULAR
Package form GRID ARRAY, THIN PROFILE SMALL OUTLINE, THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260
Certification status Not Qualified Not Qualified
Maximum seat height 1.2 mm 1.2 mm
self refresh YES YES
Maximum supply voltage (Vsup) 2.6 V 2.6 V
Minimum supply voltage (Vsup) 2.4 V 2.4 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Matte Tin (Sn)
Terminal form BALL GULL WING
Terminal pitch 1 mm 0.65 mm
Terminal location BOTTOM DUAL
Maximum time at peak reflow temperature 40 40
width 8 mm 10.16 mm
Inductor layout in DC-DC circuits
[color=rgb(85, 85, 85)][font=Verdana, Roboto, "][align=left][b][size=4]Inductor[/size][/b][/align][align=left][size=4]First, let's briefly review the inductor characteristics related to layout.[/size]...
alan000345 Analogue and Mixed Signal
What should I do if the number of IO pins of the microcontroller is insufficient?
When developing a project, the number of IO pins of the microcontroller is not enough. How to deal with it?Microcontrollers, as key components of general electronic product projects, are often used by...
Jacktang Microcontroller MCU
Students from Huaqing Yuanjian, please come in~~~
Have you ever been to Huaqing Yuanjian for training? How is the employment class I mentioned? Can you give me some advice? Does anyone know Shangguan? How is it? I want to go for training, because if ...
pl89721 Embedded System
DSP GPIO Programming
Come and experience the fun of flowing lanterns directly! /******************************************************************************/ /* Copyright 2004 by SEED Electronic Technology LTD. */ /* Al...
fish001 DSP and ARM Processors
Altium Designer cannot print
The generated pdf is also incomplete...
PCB板 Analog electronics
It’s better to play with the board than to spend money, this Double 11 free good board is waiting for you to play with!
[align=left][size=4][font=宋体][font=宋体]The annual Double 11[font=宋体]is coming again. [/font][font=宋体]Are all the major e-commerce companies already tricking you? Thinking of the past years when I was r...
okhxyyo Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 802  779  603  2684  1426  17  16  13  55  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号