EEWORLDEEWORLDEEWORLD

Part Number

Search

AM28F512-200JCB

Description
512 Kilobit (64 K x 8-Bit) CMOS 12.0 Volt, Bulk Erase Flash Memory
Categorystorage    storage   
File Size258KB,35 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric View All

AM28F512-200JCB Overview

512 Kilobit (64 K x 8-Bit) CMOS 12.0 Volt, Bulk Erase Flash Memory

AM28F512-200JCB Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFJ
package instructionPLASTIC, LCC-32
Contacts32
Reach Compliance Codeunknow
ECCN codeEAR99
Is SamacsysN
Maximum access time200 ns
Other featuresBULK ERASE
command user interfaceYES
Data pollingNO
Durability10000 Write/Erase Cycles
JESD-30 codeR-PQCC-J32
JESD-609 codee0
length13.97 mm
memory density524288 bi
Memory IC TypeFLASH
memory width8
Number of functions1
Number of terminals32
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64KX8
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC32,.5X.6
Package shapeRECTANGULAR
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Programming voltage12 V
Certification statusNot Qualified
Maximum seat height3.556 mm
Maximum standby current0.0001 A
Maximum slew rate0.03 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitNO
typeNOR TYPE
width11.43 mm
Base Number Matches1
FINAL
Am28F512
512 Kilobit (64 K x 8-Bit)
CMOS 12.0 Volt, Bulk Erase Flash Memory
DISTINCTIVE CHARACTERISTICS
s
High performance
— 70 ns maximum access time
s
CMOS Low power consumption
— 30 mA maximum active current
— 100 µA maximum standby current
— No data retention power consumption
s
Compatible with JEDEC-standard byte-wide
32-Pin EPROM pinouts
— 32-pin PDIP
— 32-pin PLCC
— 32-pin TSOP
s
10,000 write/erase cycles minimum
s
Write and erase voltage 12.0 V
±5%
s
Latch-up protected to 100 mA
from -1 V to V
CC
+1 V
s
Flasherase Electrical Bulk Chip-Erase
— One second typical chip-erase
s
Flashrite Programming
— 10 µs typical byte-program
— One second typical chip program
s
Command register architecture for
microprocessor/microcontroller compatible
write interface
s
On-chip address and data latches
s
Advanced CMOS flash memory technology
— Low cost single transistor memory cell
s
Automatic write/erase pulse stop timer
GENERAL DESCRIPTION
The Am28F512 is a 512 K bit Flash memory orga-
nized as 64 Kbytes of 8 bits each. AMD’s Flash mem-
ories offer the most cost-effective and reliable read/
write non-volatile random access memor y. The
Am28F512 is packaged in 32-pin PDIP, PLCC, and
TSOP versions. It is designed to be reprogrammed
and erased in-system or in standard EPROM pro-
grammers. The Am28F512 is erased when shipped
from the factory.
The standard Am28F512 offers access times as fast as
70 ns, allowing operation of high-speed microproces-
sors without wait states. To eliminate bus contention,
the Am28F512 has separate chip enable (CE#) and
output enable (OE#) controls.
AMD’s Flash memories augment EPROM functionality
with in-circuit electrical erasure and programming. The
Am28F512 uses a command register to manage this
functionality, while maintaining a standard JEDEC
Flash Standard 32-pin pinout. The command register
allows for 100% TTL level control inputs and fixed
power supply levels during erase and programming.
AMD’s Flash technology reliably stores memory con-
tents even after 10,000 erase and program cycles. The
AMD cell is designed to optimize the erase and pro-
Publication#
11561
Rev:
G
Amendment/+2
Issue Date:
January 1998
gramming mechanisms. In addition, the combination of
advanced tunnel oxide processing and low internal
electric fields for erase and programming operations
produces reliable cycling. The Am28F512 uses a
12.0 V ± 5% V
PP
high voltage input to perform the
Flasherase and Flashrite algorithms.
The highest degree of latch-up protection is achieved
with AMD’s proprietary non-epi process. Latch-up pro-
tection is provided for stresses up to 100 mA on ad-
dress and data pins from -1 V to V
CC
+1 V.
The Am28F512 is byte programmable using 10 ms pro-
gramming pulses in accordance with AMD’s Flashrite
programming algorithm. The typical room temperature
programming time of the Am28F512 is one second.
The entire chip is bulk erased using 10 ms erase pulses
according to AMD’s Flasherase algorithm. Typical era-
sure at room temperature is accomplished in less than
one second. The windowed package and the 15-20
minutes required for EPROM erasure using ultra-violet
light are eliminated.
Commands are written to the command register using
standard microprocessor write timings. Register con-
tents serve as inputs to an internal state-machine which
controls the erase and programming circuitry. During
【TI Wireless Theme Collection】+ Production of Zigbee Wireless Information Transmission System Based on CC2530
[font=新宋体] I learned about this event on the forum and saw that the prizes were very tempting. I couldn't help but come to participate. [/font] [font=新宋体] [/font] [font=新宋体] I remember that the CC ser...
传媒学子 Wireless Connectivity
The FGPAs of the Cyclone IV series are set as output deriving ground. The FPGA pins are all high level.
The fgpa pins of the cyclone iv series are set as output deriving ground. When testing the fpga pins, they are all high level, and the measured io port voltages are all 3.3v. Is the default output lev...
tianma123 FPGA/CPLD
What chips are supported in Keil?
What chips are supported in Keil? What software is used to program arm7?...
blue670117 Embedded System
The problem of different voltages at the two input terminals of the operational amplifier
I need some advice. I am using an operational amplifier. The input voltage at the positive input is 1V, but the voltage at the negative input is 0V. According to the virtual short principle of the ope...
王小明A Analog electronics
First time
When I first arrived, I broadened my horizons and found myself so weak....
经世致用 Talking
Waiting for epoll events
The system call epoll_wait() waits for events on the file descriptor associated with the specified epoll instance: #include int epoll_wait(int epfd, struct epoll_event *events, int maxevents, int time...
chenbingjy Linux and Android

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2674  772  1254  2178  1849  54  16  26  44  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号