EEWORLDEEWORLDEEWORLD

Part Number

Search

TSPC740AVGB/T8LH

Description
RISC Microprocessor, 32-Bit, 200MHz, CMOS, CBGA255, CERAMIC, BGA-255
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size365KB,42 Pages
ManufacturerThales Group
Download Datasheet Parametric View All

TSPC740AVGB/T8LH Overview

RISC Microprocessor, 32-Bit, 200MHz, CMOS, CBGA255, CERAMIC, BGA-255

TSPC740AVGB/T8LH Parametric

Parameter NameAttribute value
MakerThales Group
Parts packaging codeBGA
package instruction,
Contacts255
Reach Compliance Codeunknown
ECCN code3A001.A.3
Address bus width32
bit size32
boundary scanYES
maximum clock frequency83.3 MHz
External data bus width64
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-CBGA-B255
low power modeYES
Number of terminals255
Maximum operating temperature110 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
Filter levelMIL-STD-883
speed200 MHz
Maximum supply voltage2.7 V
Minimum supply voltage2.5 V
Nominal supply voltage2.6 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal locationBOTTOM
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
34
TSPC750A/740A
Power
PC750A/740A RISC MICROPROCESSOR
Family
Pid8t–750A/740A Specification
.
DESCRIPTION
The TSPC750A and TSPC740A microprocessor (after named
750A/740A) are low–power implementations of the PowerPC
Reduced Instruction Set Computer (RISC) architecture.
The 750A/740A microprocessors designs are superscalar,
capable of issuing three instructions per clock cycle into six
independent execution units
The 740A/750A microprocessors uses a 2,6/3,3–volts CMOS
process technology and maintains full interface compatibility
with TTL devices.
The 750A/740A provides four software controlable power–
saving modes and a thermal assist unit management.
G suffix
The 750A/740A microprocessors have separate 32–Kbyte,
physically–addressed instruction and data caches and differ
only in that the 750A features a dedicated L2 cache interface
with on–chip L2 tags.
Both are software and bus–compatible with the PowerPC603
and PowerPC604 families, and are fully JTAG compliant.
The TSPC740A microprocessor is pin compatible with the
TSPC603e family.
CBGA255 and CBGA360
Ceramic Ball Grid Array
MAIN FEATURES
H
12.4SPECint95,8.4SPECfp95 @266Mhz (TSPC750A)
w/1MB L2 @133Mhz
H
11.5SPECint95,6.9SPECfp95 @266Mhz (TSPC740A)
H
488 MIPS @ 266Mhz
H
Selectable bus clock (11 CPU bus dividers up to 8x)
H
P
D
typical 4,2W @ 200Mhz, full operating conditions.
H
Nap, doze and sleep modes for power savings
H
Superscalar (3 instructions per clock cycle)
H
4G–Byte direct addressing range.
H
64–bit data and 32–bit address bus interface.
H
32KB instruction and data cache.
H
Six independent execution units and two register files.
H
Write–back and write–through operations.
H
f
int
max = 266Mhz
H
f
bus
max = 83,3Mhz
H
Compatible CMOS input / TTL output
GS suffix
CI–CGA255 and CI–CGA360
Ceramic Ball Grid Array
with Solder Column Interposer (SCI)
SCREENING
This product is manufactured in full compliance wtih :
HCBGA
upscreenings based upon TCS standards
HFull
military temperature range (Tc=–55
o
C,+125
o
C)
industrial temperature range (Tc=–40
o
C,+110
o
C)
HCI–CGA
versions of TSPC740A and TSPC750A (planned)
HCI–CGA
packages : MIL–STD–883 class Q or according to
TCS standards (planned)
March 2000
1/42
[LPC54100] External interrupt usage
[i=s]This post was last edited by lyzhangxiang on 2015-5-23 21:54[/i] This is an excellent design. I have never seen such a serious design of peripherals before. The document is also well written and ...
lyzhangxiang NXP MCU
PhoneMakeCall dialing problem
I would like to ask the experts, I use phoneMakeCall to make a call, the program will automatically call the system phone program, but when I close the phone program, my program can run normally, but ...
zhb12230305 Embedded System
[Serial] [ALIENTEK Battleship STM32 Development Board] STM32 Development Guide--Chapter 56 USB Sound Card Experiment
[align=center][b][font=宋体]Chapter 56[/font] USB[font=宋体] Sound Card Experiment[/font][/b] [/align][align=left][font=宋体] In the previous chapter, we introduced to you how to use[/font]STM32[font=宋体]'s ...
正点原子 stm32/stm8
Chip transistor model query
[i=s] This post was last edited by jameswangsynnex on 2015-3-3 19:57 [/i] Direct plug patch 9011 1T 9012 2T 9013 J3 9014 J6 9015 M6 9016 Y6 9018 J8 S8050 J3Y S8550 2TY 8050 Y1 8550 Y2 2SA1015 BA 2SC18...
baxay Mobile and portable
【ufun learning】Part 1: Unboxing and drafting
First of all, I am very grateful to the EEWORLD community and teacher "Zhang Jindong" for their strong support. I am honored to have the opportunity to evaluate this board. Today is the weekend. I jus...
yin_wu_qing MCU
Cyclone V Development Board Trial Report VI: Revisiting the Hard-Core Memory Controller
The first round of trials of the Cyclone V GX development board has been over for a while now, and I have noticed that many people in the forums and groups have shown great interest in the Hard Memory...
guoyuboy FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1327  1031  99  1886  596  27  21  2  38  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号