EEWORLDEEWORLDEEWORLD

Part Number

Search

2308A-1DCI8

Description
PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16
Categorylogic    logic   
File Size68KB,10 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

2308A-1DCI8 Overview

PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16

2308A-1DCI8 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeSOIC
package instructionSOP, SOP16,.25
Contacts16
Reach Compliance Code_compli
series2308
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G16
JESD-609 codee0
length9.9314 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.008 A
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals16
Actual output times8
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)240
power supply3.3 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.2 ns
Maximum seat height1.7272 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature20
width3.937 mm
minfmax133.3 MHz
Base Number Matches1
IDT2308A
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY CLOCK
MULTIPLIER
FEATURES:
• Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
• Distributes one clock input to two banks of four outputs
• Separate output enable for each output bank
• External feedback (FBK) pin is used to synchronize the outputs
to the clock input
• Output Skew <200 ps
• Low jitter <200 ps cycle-to-cycle
• 1x, 2x, 4x output options (see table):
– IDT2308A-1 1x
– IDT2308A-2 1x, 2x
– IDT2308A-3 2x, 4x
– IDT2308A-4 2x
– IDT2308A-1H and -2H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
IDT2308A
DESCRIPTION:
The IDT2308A is a high-speed phase-lock loop (PLL) clock multiplier. It is
designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incoming
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT2308A has two banks of four outputs each that are controlled via two
select addresses. By proper selection of input addresses, both banks can be
put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for system testing purposes. In the absence of an
input clock, the IDT2308A enters power down. In this mode, the device will
draw less than 12µA for Commercial Temperature range and less than 25µ A
for Industrial temperature range, and the outputs are tri-stated.
The IDT2308A is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT2308A is characterized for both Industrial and Commercial opera-
tion.
FUNCTIONAL BLOCK DIAGRAM
(-3, -4)
FBK
REF
3
CLKA2
16
1
2
PLL
2
CLKA1
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
(-2, -3)
2
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2004
Integrated Device Technology, Inc.
JULY 2004
DSC 6587/9

2308A-1DCI8 Related Products

2308A-1DCI8 2308A-1DC8 2308A-1HDC8
Description PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16
Is it lead-free? Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible
Parts packaging code SOIC SOIC SOIC
package instruction SOP, SOP16,.25 SOP, SOP16,.25 SOP, SOP16,.25
Contacts 16 16 16
Reach Compliance Code _compli _compli _compli
series 2308 2308 2308
Input adjustment STANDARD STANDARD STANDARD
JESD-30 code R-PDSO-G16 R-PDSO-G16 R-PDSO-G16
JESD-609 code e0 e0 e0
length 9.9314 mm 9.9314 mm 9.9314 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
MaximumI(ol) 0.008 A 0.008 A 0.012 A
Humidity sensitivity level 1 1 1
Number of functions 1 1 1
Number of terminals 16 16 16
Actual output times 8 8 8
Maximum operating temperature 85 °C 70 °C 70 °C
Output characteristics 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SOP SOP
Encapsulate equivalent code SOP16,.25 SOP16,.25 SOP16,.25
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
Peak Reflow Temperature (Celsius) 240 240 225
power supply 3.3 V 3.3 V 3.3 V
Certification status Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.2 ns 0.2 ns 0.2 ns
Maximum seat height 1.7272 mm 1.7272 mm 1.7272 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V
surface mount YES YES YES
Temperature level INDUSTRIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING GULL WING
Terminal pitch 1.27 mm 1.27 mm 1.27 mm
Terminal location DUAL DUAL DUAL
Maximum time at peak reflow temperature 20 20 30
width 3.937 mm 3.937 mm 3.937 mm
minfmax 133.3 MHz 133.3 MHz 133.3 MHz
Base Number Matches 1 1 1
Zigbee packet capture results analysis
After reading many forums, I have a general understanding of data packets, but there are still some things I don't understand. 1. Is each line a packet? I see there are data packets and command packet...
马小跳life RF/Wirelessly
Questions about high frequency impedance matching
Low frequency is a special case of high frequency. It also has reflected power, which is consumed by internal resistance. High frequency has reflected power. In order to reduce reflected power, impeda...
secondlife110 RF/Wirelessly
EEWORLD University ---- ARM (IMX6U) bare metal video tutorial (punctual atom)
ARM (IMX6U) bare metal video tutorial (on-point atom) : https://training.eeworld.com.cn/course/26635Atomic ARM (IMX6U) bare metal video tutorial...
木犯001号 MCU
IAR debugging issues
I am using IAR5.4. After creating a main function, I clicked the "debug without download" button and an error like the one shown in the picture popped up. Please help! Thank you!...
zax0403111 Microcontroller MCU
FPGA core configuration issues
In the FPGA IP core, when configuring, there will be corresponding resource allocation, such as DSP, LUTs, FFs, etc. What do these mean? Is there anything I need to pay attention to when using them? ?...
枫叶知秋 FPGA/CPLD
Description of LCD display module based on SED1565 driver
[b]Description of LCD display module based on SED1565 driver[/b]...
呱呱 MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 496  5  1063  1294  2488  10  1  22  27  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号