EEWORLDEEWORLDEEWORLD

Part Number

Search

NAND01GR4A1AZA1T

Description
Flash, 64MX16, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
Categorystorage    storage   
File Size871KB,56 Pages
ManufacturerNumonyx ( Micron )
Websitehttps://www.micron.com
Download Datasheet Parametric View All

NAND01GR4A1AZA1T Overview

Flash, 64MX16, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63

NAND01GR4A1AZA1T Parametric

Parameter NameAttribute value
MakerNumonyx ( Micron )
Parts packaging codeBGA
package instructionTFBGA,
Contacts63
Reach Compliance Codeunknown
ECCN code3A991.B.1.A
Maximum access time15000 ns
JESD-30 codeR-PBGA-B63
JESD-609 codee0
length15 mm
memory density1073741824 bit
Memory IC TypeFLASH
memory width16
Number of functions1
Number of terminals63
word count67108864 words
character code64000000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Programming voltage1.8 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width8.5 mm
NAND128-A, NAND256-A
NAND512-A, NAND01G-A
128 Mbit, 256 Mbit, 512 Mbit, 1 Gbit (x8/x16)
528 Byte/264 Word Page, 1.8V/3V, NAND Flash Memories
PRELIMINARY DATA
FEATURES SUMMARY
HIGH DENSITY NAND FLASH MEMORIES
– Up to 1 Gbit memory array
– Up to 32 Mbit spare area
– Cost effective solutions for mass storage
applications
NAND INTERFACE
– x8 or x16 bus width
– Multiplexed Address/ Data
– Pinout compatibility for all densities
SUPPLY VOLTAGE
– 1.8V device: V
DD
= 1.7 to 1.95V
– 3.0V device: V
DD
= 2.7 to 3.6V
PAGE SIZE
– x8 device: (512 + 16 spare) Bytes
– x16 device: (256 + 8 spare) Words
BLOCK SIZE
– x8 device: (16K + 512 spare) Bytes
– x16 device: (8K + 256 spare) Words
PAGE READ / PROGRAM
– Random access: 12µs (max)
– Sequential access: 50ns (min)
– Page program time: 200µs (typ)
COPY BACK PROGRAM MODE
– Fast page copy without external buffering
CACHE PROGRAM MODE
– Internal Cache Register to improve the
program throughput
FAST BLOCK ERASE
– Block erase time: 2ms (Typ)
STATUS REGISTER
ELECTRONIC SIGNATURE
CHIP ENABLE ‘DON’T CARE’ OPTION
– Simple interface with microcontroller
AUTOMATIC PAGE 0 READ AT POWER-UP
OPTION
– Boot from NAND support
– Automatic Memory Download
SERIAL NUMBER OPTION
Figure 1. Packages
TSOP48 12 x 20mm
WSOP48 12 x 17mm
FBGA
VFBGA55 8 x 10 x 1mm
VFBGA63 8.5 x 15 x 1mm
TFBGA63 8.5 x 15 x 1.2mm
HARDWARE DATA PROTECTION
– Program/Erase locked during Power
transitions
DATA INTEGRITY
– 100,000 Program/Erase cycles
– 10 years Data Retention
DEVELOPMENT TOOLS
– Error Correction Code software and
hardware models
– Bad Blocks Management and Wear
Leveling algorithms
– PC Demo board with simulation software
– File System OS Native reference software
– Hardware simulation models
April 2004
1/56
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1098  1456  2396  307  2505  23  30  49  7  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号