EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT71V35761S200BQG

Description
Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, GREEN, FBGA-165
Categorystorage    storage   
File Size824KB,21 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

IDT71V35761S200BQG Overview

Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, GREEN, FBGA-165

IDT71V35761S200BQG Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionTBGA,
Contacts165
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time3.1 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length15 mm
memory density4718592 bit
Memory IC TypeCACHE SRAM
memory width36
Number of functions1
Number of terminals165
word count131072 words
character code128000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX36
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
128K x 36
IDT71V35761S/SA
3.3V Synchronous SRAMs
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
3.3V core power supply
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array
Green parts available, see ordering information
Functional Block Diagram
LBO
ADV
CEN
Burst
Sequence
INTERNAL
ADDRESS
CLK
ADSC
ADSP
CLK EN
Binary
Counter
CLR
2
Burst
Logic
17/18
A0*
A1*
Q0
Q1
128K x 36-
BIT
MEMORY
ARRAY
2
A
0
,A
1
17/18
A
2
–A
17
36
36
A
0 -
A
16/17
GW
BWE
BW
1
ADDRESS
REGISTER
Byte 1
Write Register
Byte 1
Write Driver
9
Byte 2
Write Register
Byte 2
Write Driver
BW
2
Byte 3
Write Register
9
Byte 3
Write Driver
BW
3
Byte 4
Write Register
9
Byte 4
Write Driver
BW
4
9
OUTPUT
REGISTER
CE
CS
0
CS
1
D
Q
Enable
Register
CLK EN
DATA
INPUT
REGISTER
ZZ
Powerdown
D
Q
Enable
Delay
Register
OE
OUTPUT
BUFFER
OE
I/O
0
— I/O
31
I/O
P1
— I/O
P4
36
,
5301 drw 01
TMS
TDI
TCK
TRST
(Optional)
JTAG
(SA Version)
TDO
1
©2014 Integrated Device Technology, Inc.
NOVEMBER 2014
DSC-5301/07

IDT71V35761S200BQG Related Products

IDT71V35761S200BQG IDT71V35761YS166PF IDT71V35761YSA166BQ IDT71V35761YSA183BQ IDT71V35761YSA200BQ IDT71V35761S166BQ8 IDT71V35761YS200PF
Description Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, GREEN, FBGA-165 Cache SRAM, 128KX36, 3.5ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100 Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 3.1ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code BGA QFP BGA BGA BGA BGA QFP
package instruction TBGA, 14 X 20 MM, PLASTIC, TQFP-100 FBGA-165 FBGA-165 FBGA-165 TBGA, 14 X 20 MM, PLASTIC, TQFP-100
Contacts 165 100 165 165 165 165 100
Reach Compliance Code unknown not_compliant not_compliant not_compliant not_compliant unknown not_compliant
ECCN code 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
Maximum access time 3.1 ns 3.5 ns 3.5 ns 3.3 ns 3.1 ns 3.5 ns 3.1 ns
Other features PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE
JESD-30 code R-PBGA-B165 R-PQFP-G100 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PQFP-G100
JESD-609 code e1 e0 e0 e0 e0 e0 e0
length 15 mm 20 mm 15 mm 15 mm 15 mm 15 mm 20 mm
memory density 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit
Memory IC Type CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM
memory width 36 36 36 36 36 36 36
Number of functions 1 1 1 1 1 1 1
Number of terminals 165 100 165 165 165 165 100
word count 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words
character code 128000 128000 128000 128000 128000 128000 128000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
organize 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TBGA LQFP TBGA TBGA TBGA TBGA LQFP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, THIN PROFILE FLATPACK, LOW PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE FLATPACK, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.2 mm 1.6 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.6 mm
Maximum supply voltage (Vsup) 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V
Minimum supply voltage (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface TIN SILVER COPPER Tin/Lead (Sn85Pb15) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) TIN LEAD Tin/Lead (Sn85Pb15)
Terminal form BALL GULL WING BALL BALL BALL BALL GULL WING
Terminal pitch 1 mm 0.65 mm 1 mm 1 mm 1 mm 1 mm 0.65 mm
Terminal location BOTTOM QUAD BOTTOM BOTTOM BOTTOM BOTTOM QUAD
width 13 mm 14 mm 13 mm 13 mm 13 mm 13 mm 14 mm
Is it Rohs certified? - incompatible incompatible incompatible incompatible - incompatible
Maximum clock frequency (fCLK) - 166 MHz 166 MHz 183 MHz 200 MHz - 200 MHz
I/O type - COMMON COMMON COMMON COMMON - COMMON
Humidity sensitivity level - 3 3 3 3 - 3
Output characteristics - 3-STATE 3-STATE 3-STATE 3-STATE - 3-STATE
Encapsulate equivalent code - QFP100,.63X.87 BGA165,11X15,40 BGA165,11X15,40 BGA165,11X15,40 - QFP100,.63X.87
Peak Reflow Temperature (Celsius) - 240 225 225 225 - 240
power supply - 3.3 V 3.3 V 3.3 V 3.3 V - 3.3 V
Maximum standby current - 0.03 A 0.03 A 0.03 A 0.03 A - 0.03 A
Minimum standby current - 3.14 V 3.14 V 3.14 V 3.14 V - 3.14 V
Maximum slew rate - 0.32 mA 0.32 mA 0.34 mA 0.36 mA - 0.36 mA
Maximum time at peak reflow temperature - 20 20 20 20 - 20
Base Number Matches - 1 1 1 1 1 -
Discussion on magnification topics~
[i=s]This post was last edited by paulhyde on 2014-9-15 09:00[/i] Firstly, as for the power supply, is the 3.6v supplied via 220v or is there a DC power converter?...
longway630 Electronics Design Contest
After wince is up, it freezes after one click. Please help analyze the reason
This is the information printed by the serial port RomBOOT>By www.mcuzone.com ...Master Clock is ???????? Hz ?FMD_DirectRead lasted 0 ms for 0x46 bytes (timer granularity is 400) Press [ENTER] to laun...
abcdtemp Embedded System
How to write a delay program
I want to make a circuit that delays turning off the radio. I already have the circuit diagram, but I don't know how to write the delay program (I want a 30-minute delay)...
北夷蛮荒 51mcu
Cyclone 5 FPGA configuration pin status issue:
[align=left][font=宋体][size=11.0pt]Board introduction: FPGA is configured through ARM in PS configuration mode; the whole circuit design is normal, and other boards have been running normally. The prob...
liangtao24 FPGA/CPLD
Computer-aided Design of Frequency Capture Process of Phase-locked Loop
[Abstract] Based on the mathematical analysis of the frequency capture process of a phase-locked loop, the basic method and calculation procedure for simulating the frequency capture process of a phas...
JasonYoo Analog electronics
Practical 4~20mA input/0~5V output I/V conversion circuit
[b]The simplest 4-20mA input/5V output I/V conversion circuit[/b] When interfacing with a current output sensor, in order to convert the 1-10mA or 4-20mA current signal output by the sensor (transmitt...
电子大拿 Industrial Control Electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2548  735  2515  146  1209  52  15  51  3  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号