EEWORLDEEWORLDEEWORLD

Part Number

Search

MPC8544EVTANJB

Description
32-BIT, 800MHz, RISC PROCESSOR, PBGA783, 29 X 29 MM, 1 MM PITCH, LEAD FREE, PLASTIC, BGA-783
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1MB,120 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric View All

MPC8544EVTANJB Overview

32-BIT, 800MHz, RISC PROCESSOR, PBGA783, 29 X 29 MM, 1 MM PITCH, LEAD FREE, PLASTIC, BGA-783

MPC8544EVTANJB Parametric

Parameter NameAttribute value
MakerNXP
Parts packaging codeBGA
package instructionBGA,
Contacts783
Reach Compliance Codeunknown
Address bus width32
bit size32
boundary scanYES
maximum clock frequency0.4 MHz
External data bus width32
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-PBGA-B783
JESD-609 codee2
length29 mm
low power modeYES
Number of terminals783
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
Maximum seat height2.8 mm
speed800 MHz
Maximum supply voltage1.05 V
Minimum supply voltage0.95 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Terminal surfaceTIN SILVER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width29 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
Freescale Semiconductor
Technical Data
Document Number: MPC8544EEC
Rev. 2, 02/2009
MPC8544E PowerQUICC™ III
Integrated Processor
Hardware Specifications
1
MPC8544E Overview
Contents
MPC8544E Overview . . . . . . . . . . . . . . . . . . . . . . . . . 1
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . 8
Power Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 13
Input Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
RESET Initialization . . . . . . . . . . . . . . . . . . . . . . . . . 16
DDR and DDR2 SDRAM . . . . . . . . . . . . . . . . . . . . . 17
DUART . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Enhanced Three-Speed Ethernet (eTSEC),
MII Management . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Ethernet Management Interface Electrical
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
Local Bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Programmable Interrupt Controller . . . . . . . . . . . . . 56
JTAG . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
I
2
C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
GPIO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
PCI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
High-Speed Serial Interfaces (HSSI) . . . . . . . . . . . . 65
PCI Express . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74
Package Description . . . . . . . . . . . . . . . . . . . . . . . . . 83
Clocking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95
Thermal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98
System Design Information . . . . . . . . . . . . . . . . . . 107
Device Nomenclature . . . . . . . . . . . . . . . . . . . . . . . 116
Document Revision History . . . . . . . . . . . . . . . . . . 118
This section provides a high-level overview of MPC8544E
features.
Figure 1
shows the major functional units within
the device.
1.1
Key Features
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
21.
22.
23.
The following list provides an overview of the device feature
set:
• High-performance 32-bit Book E–enhanced core
built on Power Architecture™ technology:
— 32-Kbyte L1 instruction cache and 32-Kbyte L1
data cache with parity protection. Caches can be
locked entirely or on a per-line basis, with
separate locking for instructions and data.
— Signal-processing engine (SPE) APU (auxiliary
processing unit). Provides an extensive
instruction set for vector (64-bit) integer and
fractional operations. These instructions use both
the upper and lower words of the 64-bit GPRs as
they are defined by the SPE APU.
© Freescale Semiconductor, Inc., 2008, 2009. All rights reserved.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1194  784  363  2665  1497  25  16  8  54  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号