EEWORLDEEWORLDEEWORLD

Part Number

Search

K6F4008U2C-FF550

Description
Standard SRAM, 512KX8, 55ns, CMOS, PBGA48, 6.50 X 8.50 MM, 0.75 MM PITCH, FBGA-48
Categorystorage    storage   
File Size147KB,9 Pages
ManufacturerSAMSUNG
Websitehttp://www.samsung.com/Products/Semiconductor/
Download Datasheet Parametric Compare View All

K6F4008U2C-FF550 Overview

Standard SRAM, 512KX8, 55ns, CMOS, PBGA48, 6.50 X 8.50 MM, 0.75 MM PITCH, FBGA-48

K6F4008U2C-FF550 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSAMSUNG
Parts packaging codeBGA
package instructionTFBGA,
Contacts48
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time55 ns
JESD-30 codeR-PBGA-B48
length8.5 mm
memory density4194304 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals48
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX8
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.3 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.75 mm
Terminal locationBOTTOM
width6.5 mm
K6F4008U2C Family
Document Title
CMOS SRAM
512K x8 bit Super Low Power and Low Voltage Full CMOS Static RAM
Revision History
Revision No. History
0.0
1.0
Initial Draft
Finalize
- Adopt new code.
- Improve V
IN
, V
OUT
max. on
′ABSOLUTE
MAXIMUM RATINGS′ from
3.6V to V
CC
+0.5V.
Change for AC parameter
- Change for tWHZ: 25 to 20ns for 70ns product
- Change for tDW: 20 to 25ns for 55ns product
25 to 30ns for 70ns product
- Errata correction
Draft Date
July 28, 1999
March 22, 2000
Remark
Preliminary
Final
2.0
April 24, 2000
Final
The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and
products. SAMSUNG Electronics will answer to your questions about device. If you have any questions, please contact the SAMSUNG branch offices.
-1-
Revision 2.0
April 2000

K6F4008U2C-FF550 Related Products

K6F4008U2C-FF550 K6F4008U2C-FF55 K6F4008U2C-FF70 K6F4008U2C-FF700
Description Standard SRAM, 512KX8, 55ns, CMOS, PBGA48, 6.50 X 8.50 MM, 0.75 MM PITCH, FBGA-48 Standard SRAM, 512KX8, 55ns, CMOS, PBGA48, 6.50 X 8.50 MM, 0.75 MM PITCH, FBGA-48 Standard SRAM, 512KX8, 70ns, CMOS, PBGA48, 6.50 X 8.50 MM, 0.75 MM PITCH, FBGA-48 Standard SRAM, 512KX8, 70ns, CMOS, PBGA48, 6.50 X 8.50 MM, 0.75 MM PITCH, FBGA-48
Is it Rohs certified? incompatible incompatible incompatible incompatible
Maker SAMSUNG SAMSUNG SAMSUNG SAMSUNG
Parts packaging code BGA BGA BGA BGA
package instruction TFBGA, TFBGA, BGA36,6X8,30 TFBGA, BGA36,6X8,30 TFBGA,
Contacts 48 48 48 48
Reach Compliance Code compliant unknown unknown compliant
ECCN code 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
Maximum access time 55 ns 55 ns 70 ns 70 ns
JESD-30 code R-PBGA-B48 R-PBGA-B48 R-PBGA-B48 R-PBGA-B48
length 8.5 mm 8.5 mm 8.5 mm 8.5 mm
memory density 4194304 bit 4194304 bit 4194304 bit 4194304 bit
Memory IC Type STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM
memory width 8 8 8 8
Number of functions 1 1 1 1
Number of terminals 48 48 48 48
word count 524288 words 524288 words 524288 words 524288 words
character code 512000 512000 512000 512000
Operating mode ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C
organize 512KX8 512KX8 512KX8 512KX8
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TFBGA TFBGA TFBGA TFBGA
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.2 mm 1.2 mm 1.2 mm 1.2 mm
Maximum supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
Minimum supply voltage (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V
Nominal supply voltage (Vsup) 3 V 3 V 3 V 3 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal form BALL BALL BALL BALL
Terminal pitch 0.75 mm 0.75 mm 0.75 mm 0.75 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM
width 6.5 mm 6.5 mm 6.5 mm 6.5 mm
Atmel SAM D21 Xplained Pro (01) System installation is not smooth
This is my first time using Atmel Studio. I downloaded this version from the official website and installed it:After the installation is complete, I can successfully execute the program:But after plug...
slotg MCU
Please recommend a unipolar AD conversion chip with few pins
I recently used STM32F767 in a project. The internal AD is 12 bits, which does not meet the requirements. I looked for ADS1274, which has 64 pins, but it has too many pins. I also looked for other AD ...
chenbingjy stm32/stm8
IIR Digital Filter Design - Implementing Arbitrary Order IIR Digital Filters on FPGA
[font=Verdana][font=Verdana]IIR Digital Filter Design - Implementing Arbitrary Order IIR Digital Filters on FPGA[/font][/font] Abstract: This paper introduces a method to implement arbitrary order IIR...
aimyself FPGA/CPLD
Problems with EMP injection into triodes
[color=#333333][font="][size=14px]Why for transistors, some literatures say that under EMP injection, the failure mode of transistors is BE junction short circuit, but some literatures say that BC jun...
xmxxwyh Analog electronics
Ask a simple VHDL question, the signal line is assigned an initial value
I have an IO port P from a CPLD. I want it to be in a certain state (e.g. 0) when it is powered on. After it starts working, another signal S1, S2 triggers the state change of P. For example, P is 0 w...
sioca FPGA/CPLD
USB short body patch specification diagram useful take away
USB short body patch specification diagram...
qwqwqw2088 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1831  704  2080  2292  1117  37  15  42  47  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号