EEWORLDEEWORLDEEWORLD

Part Number

Search

531AA1265M00DGR

Description
LVPECL Output Clock Oscillator, 1265MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AA1265M00DGR Overview

LVPECL Output Clock Oscillator, 1265MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AA1265M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1265 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[TI's first low-power design competition] The exam will be held in two days, update the schematic first
Two TMP112s are connected to the same IIC bus. FR5969 minimum system.0.97 inch OLEDPCB appearance....
王项电子 Microcontroller MCU
I want to draw full screen with GDI, but (0,0) is not the vertex of screen coordinates. How can I make (0,0) represent the vertex of screen coordinates?
In WinCE, my MFC program uses GDI to draw full screen, but (0,0) is not the screen coordinate vertex B, but corresponds to the vertex A of the area below the title. B-------------------- title A------...
fengyunbd Embedded System
Power Design Tips 50: How to Avoid Common Defects of Aluminum Electrolytic Capacitors
[p=20, null, left][font=Helvetica][size=4][color=#000000][backcolor=white]Aluminum electrolytic capacitors have long been a popular choice for power supplies because of their low cost. However, they h...
wstt Analogue and Mixed Signal
MATLAB has an Android version
[b]MATLAB Mobile for Android Overview [url]https://www.mathworks.cn/videos/matlab-mobile-for-android-overview-72032.html?s_eid=PSM_4586[/url][/b]...
白丁 FPGA/CPLD
Free application for motor control development board + AM5728 basic development kit [Activity sharing]
Application date: From now until September 13 {:1_97:} [b]Latest notice from Arrow (trial period extended to 4 weeks): [/b] On August 28, we launched a free trial of the SEED-DBS28377 and SEED-DBS5728...
nmg Embedded System
Resistor Programmable Oscillator
Building a clock should be one of the simplest engineering design tasks, unless you need it to be small, stable, and adjustable.   Some traditional approaches require a 555-type timer, or a comparator...
fighting FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 19  2094  1806  2369  1146  1  43  37  48  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号