EEWORLDEEWORLDEEWORLD

Part Number

Search

531NA578M000DG

Description
LVDS Output Clock Oscillator, 578MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531NA578M000DG Overview

LVDS Output Clock Oscillator, 578MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NA578M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency578 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
tlv320aic3104
[size=4]Register 0: Page select register D0, 0 or 1, select page 1 or page 0. [/size] [size=4] [/size] [size=4]Register 1: Soft reset, D7=1 reset. [/size] [size=4] [/size] [size=4]Register 2: Sampling...
fish001 DSP and ARM Processors
How to import the netlist file after DC synthesis into PT for timing analysis
I made a simple cla circuit and got the circuit netlist after synthesis. Then I used write -hierarchy -output cla.db and write - for mat Verilog -hierarchy -output cla.v to save the synthesized netlis...
eeleader-mcu FPGA/CPLD
Traffic light control system at intersection based on ARM
Requirements: Complete the traffic control of two-way four-lane at the intersection, traffic status: go straight, turn left, turn right, traffic light status: red, green, yellow. 1) Understand the tra...
liuxinlei319 Programming Basics
About running ucos under nios!!
The code I wrote is as follows. The timer sends a signal to the task every 200us, and then the task changes the output frequency of PWM. However, when I observe it under the oscilloscope, I find that ...
guaiguaidou Real-time operating system RTOS
Protel99SE wonderful tutorial
Protel99SE wonderful tutorial This tutorial uses the sample software of PROTEL99SE Chinese version, which is very useful for learning PROTEL99SE~99SE is the most stable version in the PROTEL family an...
6294316 PCB Design
2011+2013 Electronic Competition Papers + Topics in Control
As the title says, I want to provide some convenience for students who are preparing for the competition. I hope it helps....
哈哈一世 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 992  1354  1607  1457  2710  20  28  33  30  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号