EEWORLDEEWORLDEEWORLD

Part Number

Search

SY89876L_0708

Description
3.3V, 2.0GHz ANY DIFFERENTIAL IN-TO-LVDS
File Size136KB,10 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Download Datasheet View All

SY89876L_0708 Overview

3.3V, 2.0GHz ANY DIFFERENTIAL IN-TO-LVDS

Micrel, Inc.
3.3V, 2.0GHz ANY DIFFERENTIAL IN-TO-LVDS
SY89876L
Precision Edge
®
PROGRAMMABLE CLOCK DIVIDER AND
1:2 FANOUT BUFFER W/ INTERNAL TERMINATION
SY89876L
Precision Edge
®
FEATURES
Integrated programmable clock divider and 1:2
fanout buffer
Guaranteed AC performance over temperature and
voltage:
• >2.0GHz f
MAX
• <190ps t
r
/ t
f
• <15ps within device skew
Low jitter design:
• <10ps
PP
total jitter
• <1ps
RMS
cycle-to-cycle jitter
Unique input termination and VT Pin for DC- and AC-
coupled inputs; CML, PECL, LVDS and HSTL
LVDS-compatible outputs
TTL/CMOS inputs for select and reset
Parallel programming capability
Programmable divider ratios of 1, 2, 4, 8 and 16
Low voltage operation 3.3V
Output disable function
–40°C to 85°C industrial temperature range
Available in 16-pin (3mm x 3mm) MLF
®
package
DESCRIPTION
This low-skew, low-jitter device is capable of accepting a
high-speed (e.g., 622MHz or higher) CML, LVPECL, LVDS
or HSTL clock input signal and dividing down the frequency
using a programmable divider ratio to create a lower speed
version of the input clock. Available divider ratios are 2, 4, 8
and 16, or straight pass-through.
The differential input buffer has a unique internal
termination design that allows access to the termination
network through a VT pin. This feature allows the device to
easily interface to different logic standards. A V
REF-AC
reference is included for AC-coupled applications.
The /RESET input asynchronously resets the divider. In
the pass-through function (divide by 1) the /RESET
synchronously enables or disables the outputs on the next
falling edge of IN (rising edge of /IN).
TYPICAL PERFORMANCE
APPLICATIONS
SONET/SDH line cards
Transponders
High-end, multiprocessor servers
OC-12 to OC-3
Translator/Divider
FUNCTIONAL BLOCK DIAGRAM
S2
(TTL/CMOS)
CML/LVPECL/LVDS
622MHz
Clock In
Divide-by-4
LVDS
155.5MHz
Clock Out
/RESET
(TTL/CMOS)
Enable
FF
Enable
MUX
MUX
622MHz In
IN
Q0
/Q0
IN
50Ω
V
T
50Ω
/IN
S1
(TTL/CMOS)
S0
(TTL/CMOS)
V
REF_AC
Divided
by
2, 4, 8
or 16
Q1
/Q1
/IN
Q0
155.5MHz Out
Decoder
/Q0
Precision Edge is a registered trademark of Micrel, Inc.
MicroLeadFrame
and MLF are registered trademarks of Amkor Technology, Inc.
M9999-082407
hbwhelp@micrel.com or (408) 955-1690
Rev.: E
Amendment: /0
1
Issue Date: August 2007

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1491  765  2109  2467  2  31  16  43  50  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号