EEWORLDEEWORLDEEWORLD

Part Number

Search

16CV8T-25

Description
CMOS Programmable Electrically Erasable Logic Device
File Size112KB,10 Pages
ManufacturerETC2
Download Datasheet Compare View All

16CV8T-25 Overview

CMOS Programmable Electrically Erasable Logic Device

Commercial
PEEL™ 16CV8 -25
CMOS Programmable Electrically Erasable Logic Device
Features
Compatible with Popular 16V8 Devices
- 16V8 socket and function compatible
- Programs with standard 16V8 JEDEC file
- 20-pin DIP, SOIC, TSSOP, and PLCC
CMOS Electrically Erasable Technology
- Superior factory testing
- Reprogrammable in plastic package
- Reduces retrofit and development costs
Application Versatility
- Replaces random logic
- Super sets standard 20-pin PLDs (PALs)
Multiple Speed, Power Options
- Speeds range 25ns
- Power as low as 37mA @ 25mHZ
Development / Programmer Support
- Third party software and programmers
- ICT PLACE Development Software
- Automatic programmer translation and JEDEC file translation
software available for the most popular PAL devices
General Description
The PEEL
TM
16CV8 is a Programmable Electrically Erasable Logic
(PEEL) device providing an attractive alternative to ordinary PLDs. The
PEEL
TM
16CV8 offers the performance, flexibility, ease of design and
production practicality needed by logic designers today.
The PEEL
TM
16CV8 is available in 20-pin DIP, PLCC, SOIC and TSSOP
packages (see Figure 1) with 25ns speed and power consumption as
low as 37mA. EE-Reprogrammability provides the convenience of
instant reprogramming for development and reusable production inven-
tory minimizing the impact of programming changes or errors. EE-
Reprogrammability also improves factory testability, thus assuring the
highest quality possible.
The PEEL
TM
16CV8 architecture allows it to replace over standard 20-
pin PLDs (PAL, GAL, EPLD etc.). See Figure 2. ICT’s PEEL
TM
16CV8
can be programmed with existing 16CV8 JEDEC file. Some program-
mers also allow the PEEL
TM
16CV8 to be programmed directly from
PLD 16L8, 16R4, 16R6 and 16R8 JEDEC files. Additional development
and programming support for the PEEL
TM
16CV8 is provided by popular
third-party programmers and development software. ICT also offers free
PLACE development software.
Figure 1 - Pin Configuration
I/CLK1
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I/CLK1
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
Figure 2 - Block Diagram
CLK
/CLK
PEEL
"AND"
ARRAY
64 TERMS
X
32 INPUTS
MACRO
CELL
DIP
I/CLK1
VCC
I/O
I/O
I/O
TSSOP
I/OE
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
3 2 1 20 19
I
I
I
I
I
4
5
6
7
8
9 10 11 12 13
18
17
16
15
14
I/O
I/O
I/O
I/O
I/O
I/CLK1
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
GND
I
I
I/O
PLCC-J
I/O
SOIC
1
04-02-004I

16CV8T-25 Related Products

16CV8T-25 16CV8 16CV8-25 16CV8J-25 16CV8P-25 16CV8S-25
Description CMOS Programmable Electrically Erasable Logic Device CMOS Programmable Electrically Erasable Logic Device CMOS Programmable Electrically Erasable Logic Device CMOS Programmable Electrically Erasable Logic Device CMOS Programmable Electrically Erasable Logic Device CMOS Programmable Electrically Erasable Logic Device

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1133  1062  42  2497  1454  23  22  1  51  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号