EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX08-P3PLG84

Description
Field Programmable Gate Array, 768 CLBs, 8000 Gates, 350MHz, CMOS, PQCC84, ROHS COMPLIANT, PLASTIC, LCC-84
CategoryProgrammable logic devices    Programmable logic   
File Size488KB,64 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

A54SX08-P3PLG84 Overview

Field Programmable Gate Array, 768 CLBs, 8000 Gates, 350MHz, CMOS, PQCC84, ROHS COMPLIANT, PLASTIC, LCC-84

A54SX08-P3PLG84 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instructionROHS COMPLIANT, PLASTIC, LCC-84
Reach Compliance Codecompli
Other featuresCAN ALSO BE OPERATED AT 5V; 12000 SYSTEM GATES ALSO AVAILABLE
maximum clock frequency350 MHz
Combined latency of CLB-Max0.6 ns
JESD-30 codeS-PQCC-J84
JESD-609 codee3
length29.3116 mm
Humidity sensitivity level3
Configurable number of logic blocks768
Equivalent number of gates8000
Number of terminals84
Maximum operating temperature70 °C
Minimum operating temperature
organize768 CLBS, 8000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)245
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.572 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width29.3116 mm
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
Experience in Application Test of DSP External SRAM
[i=s]This post was last edited by fish001 on 2017-10-22 22:02[/i] [size=3][color=#252525]DSP hardware test description:[/color] [color=#252525]Platform description:[/color][/size][size=3][color=#25252...
fish001 DSP and ARM Processors
SPI Isolation Challenges
In the video, two interns faced the challenge of using a traditional optocoupler solution or using ADI's latest SPIsolator isolation device when isolating the SPI bus. Watch how the interns overcame c...
OHNO ADI Reference Circuit
Introducing TI's Sitara ARM Processors AM335x Starter Kit!
TI's Sitara AM335x ARM Cortex-A8 Starter Kit, with a 4.3-inch LCD display that supports rotation and tilt functions using an onboard accelerometer, provides a low-cost platform for smart appliances, i...
maylove DSP and ARM Processors
Playing MP3 in wince5.0
How to play MP3 in the original wince5.0 when playing WAV?...
lyn123456 Embedded System
VS2005 dialog program menu problem
Based on the MFC dialog box, a menu resource is added. What is strange is that the root node of the menu has no CLICK event, but the child node has it. Why is this? Menu 1 -- Menu 2 -- Menu 3 Menu 2 a...
woaini52109 Embedded System
"Big Talk on Electronic Components and Circuits"
This book is divided into 7 chapters, which introduce seven types of typical circuits in concise language: ordinary resistor circuits, variable resistor and potentiometer circuits, capacitor circuits,...
arui1999 Download Centre

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2326  1409  2629  2724  2336  47  29  53  55  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号