EEWORLDEEWORLDEEWORLD

Part Number

Search

R1QNA4418RBG-33IB0

Description
144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency)
File Size907KB,30 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Compare View All

R1QNA4418RBG-33IB0 Overview

144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency)

Datasheet
R1QNA4436RBG,R1QNA4418RBG
144-Mbit QDR™II+ SRAM 2-word Burst
Architecture (2.0 Cycle Read latency)
Description
The R1QNA4436RBG is a 4,194,304-word by 36-bit and the R1QNA4418RBG is a 8,388,608-word by 18-bit
synchronous quad data rate static RAM fabricated with advanced CMOS technology using full CMOS six-transistor
memory cell. It integrates unique synchronous peripheral circuitry and a burst counter. All input registers are
controlled by an input clock pair (K and /K) and are latched on the positive edge of K and /K. These products are
suitable for applications which require synchronous operation, high speed, low voltage, high density and wide bit
configuration. These products are packaged in 165-pin plastic FBGA package.
R10DS0148EJ0200
Rev.2.00
Aug 01, 2014
Features
Power Supply
1.8 V for core (V
DD
), 1.4 V to V
DD
for I/O (V
DDQ
)
Clock
Fast clock cycle time for high bandwidth
Two input clocks (K and /K) for precise DDR timing at clock rising edges only
Two output echo clocks (CQ and /CQ) simplify data capture in high-speed systems
Clock-stop capability with
μs
restart
I/O
Separate independent read and write data ports with concurrent transactions
100% bus utilization DDR read and write operation
HSTL I/O
User programmable output impedance
PLL circuitry for wide output data valid window and future frequency scaling
Data valid pin (QVLD) to indicate valid data on the output
Function
Two-tick burst for low DDR transaction size
Internally self-timed write control
Simple control logic for easy depth expansion
JTAG 1149.1 compatible test access port
Package
165 FBGA package (15 x 17 x 1.4 mm)
R10DS0148EJ0200 Rev.2.00
Aug 01, 2014
Page 1 of 29

R1QNA4418RBG-33IB0 Related Products

R1QNA4418RBG-33IB0 R1QNA4418RBG-30IA0 R1QNA4418RBG-30IB0 R1QNA4436RBG-30IB0 R1QNA4436RBG-33IA0 R1QNA4418RBG-33IA0 R1QNA4436RBG-30IA0 R1QNA4436RBG-33IB0 R1QNA4436RBG_15
Description 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency) 144-Mbit QDR™II SRAM 2-word Burst Architecture (2.0 Cycle Read latency)
What does the ratio difference in [ratio difference compensation] in the energy metering chip ATT7022 mean?
What does the ratio difference in [ratio difference compensation] in the energy metering chip ATT7022 mean? The following figure shows the information in the ATT7022 data sheet....
一沙一世 stm32/stm8
2007 Question A: Audio Analyzer
[i=s]This post was last edited by paulhyde on 2014-9-15 03:26[/i] I am working on this topic recently, 2007 A. Audio analyzer. Does anyone have any information? Please help....
deiog Electronics Design Contest
How to choose resistors in circuit design?
[i=s]This post was last edited by tiankai001 on 2018-12-5 14:17[/i] [align=left][color=rgb(34, 34, 34)][font="] There are many types of resistors. Commonly used resistors include carbon film resistors...
tiankai001 Integrated technical exchanges
A document about Q format application downloaded from Wanwen database
A document about Q format application downloaded from Wanwen database...
莫妮卡 Microcontroller MCU
Basic question: Is there a limit on the length of registers in FPGA?
FPGA is a hardware programming device. The length of the register is theoretically unlimited, but it is limited by the hardware capacity and the clock rate requirement for the register. For example, t...
eeleader FPGA/CPLD
Please solve it~~
Use the STM32 development board to make a wireless optical communication system. The complete function of STM32 is to use the serial port interrupt method to receive the data sent by the PC and then p...
matianli111 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2351  2467  906  2421  1212  48  50  19  49  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号