EEWORLDEEWORLDEEWORLD

Part Number

Search

74ALVCH16374

Description
Low−Voltage 16−Bit D−Type Flip−Flop
File Size280KB,11 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Download Datasheet Compare View All

74ALVCH16374 Overview

Low−Voltage 16−Bit D−Type Flip−Flop

74ALVCH16374
Low−Voltage 16−Bit D−Type
Flip−Flop with Bus Hold
1.8/2.5/3.3 V
(3−State, Non−Inverting)
The 74ALVCH16374 is an advanced performance, non−inverting
16−bit D−type flip−flop. It is designed for very high−speed, very
low−power operation in 1.8 V, 2.5 V or 3.3 V systems. The
VCXH16374 is byte controlled, with each byte functioning
identically, but independently. Each byte has separate Output Enable
and Clock Pulse inputs. These control pins can be tied together for full
16−bit operation.
The 74ALVCH16374 consists of 16 edge−triggered flip−flops with
individual D−type inputs and 3.6 V−tolerant 3−state outputs. The
clocks (CPn) and Output Enables (OEn) are common to all flip−flops
within the respective byte. The flip−flops will store the state of
individual D inputs that meet the setup and hold time requirements on
the LOW−to−HIGH Clock (CP) transition. With the OE LOW, the
contents of the flip−flops are available at the outputs. When the OE is
HIGH, the outputs go to the high impedance state. The OE input level
does not affect the operation of the flip−flops. The data inputs include
active bushold circuitry, eliminating the need for external pull−up
resistors to hold unused or floating inputs at a valid logic state.
http://onsemi.com
MARKING DIAGRAM
48
48
1
74ALVCH16374DT
AWLYYWW
TSSOP−48
DT SUFFIX
CASE 1201
A
Location
WL
YY
WW
1
= Assembly
= Wafer Lot
= Year
= Work Week
PIN NAMES
Pins
OEn
CPn
D0−D15
O0−O15
Function
Output Enable Inputs
Clock Pulse Inputs
Inputs
Outputs
Designed for Low Voltage Operation: V
CC
= 1.65
3.6 V
3.6 V Tolerant Inputs and Outputs
High Speed Operation: 3.6 ns max for 3.0 to 3.6 V
4.5 ns max for 2.3 to 2.7 V
7.8 ns max for 1.65 to 1.95 V
Static Drive:
±24
mA Drive at 3.0 V
±12
mA Drive at 2.3 V
±4
mA Drive at 1.65 V
Supports Live Insertion and Withdrawal
Includes Active Bushold to Hold Unused or Floating Inputs at a Valid
Logic State
I
OFF
Specification Guarantees High Impedance When V
CC
= 0 V
Near Zero Static Supply Current in All Three Logic States (40
mA)
Substantially Reduces System Power Requirements
Latchup Performance Exceeds
±250
mA @ 125°C
ESD Performance: Human Body Model >2000V; Machine Model >200V
Second Source to Industry Standard 74ALVCH16374
ORDERING INFORMATION
Device
74ALVCH16374DTR
Package
TSSOP
Shipping
2500 / Reel
†To ensure the outputs activate in the 3−state condition, the output enable pins
should be connected to V
CC
through a pull−up resistor. The value of the resistor is
determined by the current sinking capability of the output connected to the OE pin.
©
Semiconductor Components Industries, LLC, 2006
June, 2006
Rev. 3
1
Publication Order Number:
74ALVCH16374/D

74ALVCH16374 Related Products

74ALVCH16374 74ALVCH16374DTR
Description Low−Voltage 16−Bit D−Type Flip−Flop Low−Voltage 16−Bit D−Type Flip−Flop

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 139  1441  1899  2422  2404  3  30  39  49  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号