Active Delay Line, 2-Func, 1-Tap, True Output, TTL, THRU-HOLE, MODULE-8/6
| Parameter Name | Attribute value |
| Maker | Engineered Components Co. |
| Parts packaging code | DIP |
| package instruction | QIP, |
| Contacts | 6 |
| Reach Compliance Code | unknown |
| Is Samacsys | N |
| Other features | TYP. ICC = 60MA; MAX FAN OUT OF 10 STTL LOAD PER OUTPUT; INTERNAL TERMINATION |
| series | F |
| JESD-30 code | R-XDIP-P6 |
| length | 12.7 mm |
| Logic integrated circuit type | ACTIVE DELAY LINE |
| Number of functions | 2 |
| Number of taps/steps | 1 |
| Number of terminals | 6 |
| Maximum operating temperature | 70 °C |
| Minimum operating temperature | |
| Output polarity | TRUE |
| Package body material | UNSPECIFIED |
| encapsulated code | QIP |
| Package shape | RECTANGULAR |
| Package form | IN-LINE |
| programmable delay line | NO |
| Certification status | Not Qualified |
| Maximum seat height | 7.366 mm |
| Maximum supply voltage (Vsup) | 5.25 V |
| Minimum supply voltage (Vsup) | 4.75 V |
| Nominal supply voltage (Vsup) | 5 V |
| surface mount | NO |
| technology | TTL |
| Temperature level | COMMERCIAL |
| Terminal form | PIN/PEG |
| Terminal pitch | 2.54 mm |
| Terminal location | DUAL |
| Total delay nominal (td) | 13 ns |
| width | 6.35 mm |
| Base Number Matches | 1 |