EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1386DV25-200BZC

Description
18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
File Size952KB,30 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1386DV25-200BZC Overview

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM

CY7C1386DV25, CY7C1386FV25
CY7C1387DV25, CY7C1387FV25
18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200, and 167 MHz
• Registered inputs and outputs for pipelined operation
• Optimal for performance (Double-Cycle deselect)
• Depth expansion without wait state
• 2.5V + 5% power supply (V
DD
)
• Fast clock-to-output times, 2.6 ns (for 250 MHz device)
• Provides high-performance 3-1-1-1 access rate
• User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self timed writes
• Asynchronous output enable
• CY7C1386DV25/CY7C1387DV25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non
Pb-free 165-ball FBGA package.
CY7C1386FV25/CY7C1387FV25 available in Pb-free and
non Pb-free 119-ball BGA package
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• ZZ sleep mode option
Functional Description
[1]
The
CY7C1386DV25/CY7C1387DV25/CY7C1386FV25/
CY7C1387FV25 SRAM integrates 512K x 36 and 1M x 18
SRAM cells with advanced synchronous peripheral circuitry
and a two-bit counter for internal burst operation. All
synchronous inputs are gated by registers controlled by a
positive edge triggered clock input (CLK). The synchronous
inputs include all addresses, all data inputs, address-pipelining
chip enable (CE
1
), depth expansion chip enables (CE
2
and
CE
3 [2]
), burst control inputs (ADSC, ADSP, and ADV), write
enables (BW
X
, and BWE), and global write (GW).
Asynchronous inputs include the output enable (OE) and the
ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or
address strobe controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self timed write cycle.This part supports byte write
operations (see
Pin Definitions on page 6
and
Truth Table
[4,
5, 6, 7, 8, 9]
on page 9
for further details). Write cycles can be
one to four bytes wide as controlled by the byte write control
inputs. GW active LOW causes all bytes to be written. This
device incorporates an additional pipelined enable register
which delays turning off the output buffers an additional cycle
when a deselect is executed.This feature allows depth
expansion without penalizing system performance.
The
CY7C1386DV25/CY7C1387DV25/CY7C1386FV25/
CY7C1387FV25 operates from a +2.5V power supply. All
inputs
and
outputs
are
JEDEC-standard
and
JESD8-5-compatible.
Selection Guide
250 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
2.6
350
70
200 MHz
3.0
300
70
167 MHz
3.4
275
70
Unit
ns
mA
mA
Notes
1. For best practices or recommendations, please refer to the Cypress application note AN1064,
SRAM System Design Guidelines
on
www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable.
Cypress Semiconductor Corporation
Document Number: 38-05548 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised Feburary 15, 2007
Reading "Time as a Friend" (V): Is interest really that important?
Original text: Students often tell me that they are not interested in their current majors, and what they are really interested in is a certain major. —— As we often see, these people are unhappy. Bec...
向农 Talking about work
Commonly used inductors and transformers testing experience
1. Testing of color-coded inductors Set the multimeter to R×1, connect the red and black test leads to any lead of the color-coded inductor, and the pointer should swing to the right. According to the...
逍遥 Test/Measurement
The difference between RS232, RS422 and RS485
1. RS-232-CRS-232-C is a serial physical interface standard developed by the Electronic Industry Association (EIA) of the United States. RS is the abbreviation of "Recommended Standard", 232 is the id...
totopper Industrial Control Electronics
Problems with reading and writing 93C46 with msp430g2553
I use LANUCHPAD to read and write 93C46, but it is unsuccessful. The program is as follows, please give me some advice, thank you! #include "msp430g2553.h" unsigned char MST_Data,SLV_Data; int main( v...
chenbingjy Microcontroller MCU
Raspberry Pi Pico Windows Development Environment - Compile and build projects under the command line
This is what I did beforeRaspberry Pi Pico Windows Development Environment - Compile and build projects under the command lineBuilding from the command lineConfigure SDK pathOpen a Developer Command P...
gao_hex Creative Market
My problem!
I want to ask, brothers! What is the main purpose of electronic engineers learning ARM? Do they need to learn Linux or WinCE? And do embedded software engineers also need to understand ARM? They are m...
lecat Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 448  1083  141  36  361  10  22  3  1  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号